Claims
- 1. A method for reducing power consumption of a memory device, comprising the steps of:
- detecting an address transition over a bus coupled to the memory device;
- enabling a drain bias reference circuit in the memory device such that the drain bias reference circuit generates a drain bias reference voltage;
- enabling at least one drain bias circuit in the memory device such that each drain bias circuit senses the drain bias reference voltage and sets a drain bias voltage level on at least one bit line coupled to a set of memory cells in the memory device;
- enabling at least one sense amplifier circuit in the memory device such that each sense amplifier circuit senses a logic state of the memory cells over the bit line;
- accessing the memory cells and latching the logic state of the memory cells; and
- disabling the drain bias reference circuit, each drain bias circuit, and each sense amplifier circuit.
- 2. The method of claim 1, wherein the step of enabling a drain bias reference circuit comprises the step of switching on transistor bias circuits in the drain bias reference circuit.
- 3. The method of claim 1, wherein the step of enabling at least one drain bias circuit comprises the step of switching on transistor bias circuits in each drain bias circuit.
- 4. The method of claim 1, wherein the step of enabling at least one sense amplifier circuit comprises the step of switching on transistor bias circuits in each sense amplifier circuit.
- 5. The method of claim 1, wherein the step of disabling the drain bias reference circuit, each drain bias circuit, and each sense amplifier circuit comprises the steps of switching off transistor bias circuits in the drain bias reference circuit, switching off transistor bias circuits in each drain bias circuit, and switching off transistor bias circuits in each sense amplifier circuit.
- 6. An apparatus for reducing power consumption of a memory device, comprising:
- means for detecting an address transition over a bus coupled to the device;
- means for enabling a drain bias reference circuit in the device such that the drain bias reference circuit generates a drain bias reference voltage;
- means for enabling at least one drain bias circuit in the device such that each drain bias circuit senses the drain bias reference voltage and sets a drain bias voltage level on at least one bit line coupled to a set of memory cells in the device;
- means for enabling at least one sense amplifier circuit in the device such that each sense amplifier circuit senses a logic state of the memory cells over the bit line;
- means for accessing the memory cells and latching the logic state of the memory cells; and
- means for disabling the drain bias reference circuit, each drain bias circuit, and each sense amplifier circuit.
- 7. The apparatus of claim 6, wherein the means for enabling a drain bias reference circuit comprises means for switching on transistor bias circuits in the drain bias reference circuit.
- 8. The apparatus of claim 6, wherein the means for enabling at least one drain bias circuit comprises means for switching on transistor bias circuits in each drain bias circuit.
- 9. The apparatus of claim 6, wherein the means for enabling at least one sense amplifier circuit comprises means for switching on transistor bias circuits in each sense amplifier circuit.
- 10. The apparatus of claim 6, wherein the means for disabling the drain bias reference circuit, each drain bias circuit, and each sense amplifier circuit comprises means for switching off transistor bias circuits in the drain bias reference circuit, switching off transistor bias circuits in each drain bias circuit, and switching off transistor bias circuits in each sense amplifier circuit.
- 11. A memory device, comprising:
- control circuit that detects an address transition on a bus, and that asserts a drain bias enable signal and a sense amplifier enable signal and that then asserts a sense amplifier latch enable signal;
- drain bias reference circuit that generates a drain bias reference voltage in response to the drain bias enable signal;
- drain bias circuit that senses the drain bias reference voltage and that sets a drain bias voltage level on a bit line coupled to a memory cell in response to the drain bias enable signal;
- sense amplifier circuit that senses a logic state of the memory cell over the bit line in response to the sense amplifier enable signal; and
- sense amplifier latch circuit that latches the logic state of the memory cell in response to the sense amplifier latch enable signal;
- wherein the control circuit deasserts the drain bias enable and sense amplifier enable signals to disable the drain bias reference circuit, the drain bias circuit, and the sense amplifier circuit after the sense amplifier latch circuit latches the logic state of the memory cell.
- 12. The memory device of claim 11, wherein the drain bias enable signal controls on and off states of transistor bias circuits in the drain bias reference circuit.
- 13. The memory device of claim 11, wherein the drain bias enable signal controls on and off states of transistor bias circuits in the drain bias circuit.
- 14. The memory device of claim 11, wherein the sense amplifier enable signal controls on and off states of transistor bias circuits in the sense amplifier circuit.
Parent Case Info
This is a continuation of application Ser. No. 07/901,565, filed on Jun. 19, 1992, now abandoned.
US Referenced Citations (12)
Continuations (1)
|
Number |
Date |
Country |
Parent |
901565 |
Jun 1992 |
|