Claims
- 1. Digital processing apparatus comprising:
a processor for executing instructions, the instructions including memory access instructions, said processor generating a next access signal that indicates if a next memory access is in sequence with a current memory access; a memory having a continued burst mode of operation, said memory having a memory bus for communication with said processor; and a bus interface unit for controlling access to said memory in response to the memory access instructions, said bus interface unit enabling the continued burst mode of the memory while the next access signal is asserted.
- 2. Digital processing apparatus as defined in claim 1, wherein said processor comprises a microcontroller for executing microcontroller instructions.
- 3. Digital processing apparatus as defined in claim 1, wherein said bus interface unit inhibits the continued burst mode of the memory when the next access signal is deasserted.
- 4. Digital processing apparatus as defined in claim 1, wherein said memory comprises a flash memory.
- 5. Digital processing apparatus as defined in claim 1, wherein said processor, said memory and said bus interface unit comprise a baseband processor for use in a wireless terminal.
- 6. Digital processing apparatus as defined in claim 1, wherein said processor, said memory and said bus interface unit are fabricated on a single substrate.
- 7. A method for accessing memory in a digital processing system, comprising:
providing a processor which executes instructions including memory access instructions, said processor generating a next access signal that indicates if a next memory access is in sequence with a current memory access; providing a memory having a continued burst mode of operation; and enabling the continued burst mode of the memory while the next access signal is asserted.
- 8. A method as defined in claim 7, wherein the step of providing a processor comprises providing a microcontroller for executing microcontroller instructions.
- 9. A method as defined in claim 8, wherein the step of providing a memory comprises providing a flash memory.
- 10. A method as defined in claim 7, further comprising inhibiting the continued burst mode of the memory when the next access signal is deasserted.
- 11. A baseband processor for wireless applications comprising:
a microcontroller for executing microcontroller instructions including memory access instructions, said microcontroller generating a next access signal that indicates if a next memory access is in sequence with a current memory access; a flash memory having a continued burst mode of operation, said flash memory having a memory bus for communication with said microcontroller; and a bus interface unit for controlling access to said flash memory in response to the memory access instructions, said bus interface unit enabling the continued burst mode of the flash memory while the next access signal is asserted.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application claims the benefit of provisional application Serial No. 60/315,655, filed Aug. 29, 2001, which is hereby incorporated by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60315655 |
Aug 2001 |
US |