The present invention relates to optimization of hardware used in data processing.
Data processing requires the optimization of the available resources, as well as the power consumption of the circuits involved in data processing. This is the case in particular when reconfigurable processors are used.
Reconfigurable architecture includes modules (VPU) having a configurable function and/or interconnection, in particular integrated modules having a plurality of unidimensionally or multidimensionally positioned arithmetic and/or logic and/or analog and/or storage and/or internally/externally interconnecting modules, which are connected to one another either directly or via a bus system.
These generic modules include in particular systolic arrays, neural networks, multiprocessor systems, processors having a plurality of arithmetic units and/or logic cells and/or communication/peripheral cells (IO), interconnecting and networking modules such as crossbar switches, as well as known modules of the type FPGA, DPGA, Chameleon, XPUTER, etc. Reference is also made in particular in this context to the following patents and patent applications of the same applicant:
P 44 16 881.0-53, DE 197 81 412.3, DE 197 81 483.2, DE 196 54 846.2-53, DE 196 54 593.5-53, DE 197 04 044.6-53, DE 198 80 129.7, DE 198 61 088.2-53, DE 199 80 312.9, PCT/DE 00/01869, DE 100 36 627.9-33, DE 100 28 397.7, DE 101 10 530.4, DE 101 11 014.6, PCT/EP 00/10516, EP 01 102 674.7, PCT/DE 97/02949(PACT02/PCT), PCT/DE 97/02998 (PACT04/PCT), PCT/DE 97/02999 (PACT05/PCT), PCT/DE 98/00334 (PACT08/PCT), PCT/DE 99/00504 (PACT10b/PCT), PCT/DE 99/00505 (PACT10c/PCT), DE 101 39 170.6 (PACT11), DE 101 42 903.7 (PACT11a), DE 101 44 732.9 (PACT11b), DE 101 45 792.8, (PACT11c), DE 101 54 260.7 (PACT11d), DE 102 07 225.6 (PACT11e), PCT/DE 00/01869 (PACT13/PCT), DE 101 42 904.5 (PACT21), DE 101 44 733.7 (PACT21a), DE 101 54 259.3 (PACT21b), DE 102 07 226.4 (PACT21c), PCT/DE 00/01869 (PACT13/PCT), DE 101 10 530.4 (PACT18), DE 101 11 014.6 (PACT18a), DE 101 46 132.1 (PACT18II), DE 102 02 044.2 (PACT19), DE 102 02 175.9 (PACT19a), DE 101 35 210.7 (PACT25), DE 101 35 211.5 (PACT25a), DE 101 42 231.8 (PACT25aII), (PACT25b). The entire contents of these documents are hereby included for the purpose of disclosure.
The above-mentioned architecture is used as an example to illustrate the present invention and is referred to hereinafter as VPU. The architecture includes an arbitrary number of arithmetic, logic (including memory) and/or memory cells and/or networking cells and/or communication/peripheral (IO) cells (PAEs—Processing Array Elements) which may be positioned to form a unidimensional or multidimensional matrix (PA); the matrix may have different cells of any desired configuration. Bus systems are also understood here as cells. A configuration unit (CT) which affects the interconnection and function of the PA through configuration is assigned to the entire matrix or parts thereof. The configuration of a VPU is determined by writing configuration words into configuration registers. Each configuration word determines a subfunction. PAEs may require a plurality of configuration words for their configuration, e.g., one/or more words for the interconnection of the PAE, one/or more words for the clock determination and one/or more words for the selection of an ALU function, etc.
Generally, a processor which is operated at a higher clock frequency requires more power. Thus, the cooling requirements in modern processors increase substantially as the clock frequency increases. Moreover, additional power must be supplied which is critical in mobile applications in particular.
To determine the clock frequency for a microprocessor based on the state is known. Such technologies are known from the area of mobile computers. However, problems arise in the overall speed with which certain applications are carried out.
An object of the present invention is to provide a novel method for commercial application.
In an example embodiment of the present invention, the power consumption may be reduced and/or optimized in VPU technology. As far as different methods are addressed in the following, it should be pointed out that they provide advantages, either individually or in combination.
In a data processing unit (VPU) according to a first aspect of the present invention, by using a field of clocked logic cells (PAEs) which is operable in different configuration states and a clock preselecting means for preselecting logic cell clocking, the clock preselecting means is designed in such a way that, depending on the state, a first clock is preselected at least at a first cell (PAE) and an additional clock is preselected at least at an additional cell (PAE).
It is therefore suggested to operate different cells using different clocking. As a rule, the additional clock corresponds to the first clock; the former is thus situated in a defined phase angle to the latter. In order to achieve optimum data processing results, in particular with regard to the required data processing time, as well as the power consumption of the entire data processing unit, it is suggested that clocking takes place depending on the state, which means that no clock is preselected jointly for all cells based on a certain state, but rather an appropriate clock is assigned to each cell based on the state.
Furthermore, it is suggested that the clocking be designed to be totally configurable, so that one calibration (configuration) mutually influences the clocking of the total number of cells.
It is possible and desired that the clock preselecting means is designed in such a way that it receives the setpoint clock for at least one first cell from a unit which preselects configuration states. This makes it possible to select the clocking of the cell based on its configuration as soon as this configuration is determined. This has the advantage that configuration may take place free of problems.
The unit preselecting configuration states may be a compiling unit, which means that required or desired clocking of the cell is already determined during the compiling of the program. If the compiling unit preselects the configuration states, then the cell configuration preselecting unit may convey clocking for cell configuration to a cell to be configured. This is advantageous since it is possible to merely add clock-determining information to the configuration word or the configuration instruction with which the configuration of a cell is determined, without additional measures being required such as the implementation of clock-assigning buses which separately transmit the clock-determining signals, or the like; it should be noted that this is possible in principle.
It may also be provided that the clock preselecting means is designed in such a way that it receives the setpoint clock or a clock-influencing signal from one of the other logic cells, in particular a configurable logic cell. This is particularly advantageous if a first logic cell awaits an input signal from an external unit and not until arrival of such signals are the cells to be activated which process subsequently arriving signals. This makes it possible to implement a logic field sleeping mode in which only one or a plurality of cells are activated, if necessary, on a very low level, i.e., very slow clocking, and the remaining field is clocked extremely slowly. The clock frequencies required in the remaining field are dependent on physically necessary clocking which is required for the preservation of memory contents or the like.
It is also advantageous to receive a clock-influencing signal from another logic cell if, using one logic cell, one or a series of a plurality of different arithmetic and/or logical operations may be executed which, at least in part, require a different number of clock cycles, but this may not be determined in advance by the compiling unit. Also in such a case, the subsequent cells do not need to be operated at a high clock frequency if they are appropriately clocked down by corresponding signals which indicate the state of the cell participating in a processing sequence.
In a preferred variant, the clock preselecting means includes a central clock preselecting unit, e.g., a central clock generator, whose clock is transmitted to the individual cells via a clock line, as well as a local clock-generating unit for generating a local clock from and/or in response to the central clock transmitted via the clock line. In a possible embodiment, clocking of the central clock preselecting unit may be set or influenced by a configuration. The local clock-generating unit is preferably implemented by using a frequency divider and/or a frequency multiplier, and the frequency divider ratio is preferably determined by the preselections of the clock preselecting means according to the clock determination based on the state.
In a preferred variant, the logic cells or at least some of the logic cells include at least one ALU and/or are formed by such. It is possible and preferred if some of the logic cells contain at least one memory unit and/or register unit which may be assigned to the remaining logic cells. In particular, this unit may be provided for data to be processed and/or for configurations of the cell.
It is possible that a plurality of logic cells are identical and are operated using different clocking corresponding to their particular configuration. It is possible in particular that all logic cells are identical.
A method is also provided for operating a field of clocked logic cells which may be set into different configuration states, a first state being determined, at least temporarily, for at least one first cell, a clock which is to be assigned to the first cell being determined dependent on the first state and the cell being operated using this clock; a second state is determined for at least one additional cell, a second clock which is to be assigned to the second cell being determined dependent on the second state and the second cell being operated using the second clock which differs from the first clock.
As mentioned above, clocking may be preselected together with the configuration. The state is then the configuration state and/or is at least determined by it.
In known and configurable logic cells, cells are typically combined in groups for executing complex operations. If individual cells execute suboperations which run in fewer clock cycles as is the case with those cells which are [engaged] in particularly drawn-out suboperations of the complex total operations executed by the group, it is preferred if these cells are operated at different clock rates, namely in such a way that the cells for less complex operations, thus operations which run in fewer clock cycles, are clocked slower than the other cells; it is preferred in particular if the cells of one group are clocked collectively in such a way that the number of blank cycles within the group is minimized. An alternative and/or an addition to this lies in the fact of temporarily changing the use of cells burdened with less complex tasks for a certain number of clock cycles, thus changing the use during a fixed number of clock cycles.
In particular, the case may occur that the maximum clock cycle rate of PAEs and/or PAE groups is limited by their function and in particular by their interconnection. The propagation time of signals via bus systems plays an increasingly frequency-limiting role, in particular in advancing semiconductor technology. Henceforth, the method allows slower clocking of such PAEs and/or PAE groups, while other PAEs and/or PAE groups operate at a different and, if needed, higher frequency. It is suggested in a simplified embodiment to make the clock rate of the entire reconfigurable module (VPU) dependent on the maximum clock rate of the slowest PAE and/or PAE group. In other words, the central clock preselecting unit may be configured in such a way that the highest mutual operating clock of all PAEs and/or PAE groups (in other words the smallest common denominator of all maximum clock rates) is globally generated for all PAEs.
The above-described method is particularly advantageous if the cells of the group process data sequentially, i.e., the result determined by one cell is passed on to one or multiple cells which are subsequently processing data.
It should be noted that in addition to prioritizing tasks within the cell field for clock preselection, the condition of a power source may also be included in cell clocking determination. Clocking may be reduced overall in the case of a drop in supply voltage, in particular in mobile applications. Clocking-down for preventing an over temperature by responding to a temperature sensor signal or the like is equally possible. It is also possible for the user to preset the clock preselection. Different parameters may jointly establish the clock-determining state.
It was mentioned above that it is possible to perform time division multiplexing for carrying out multiple configurations on the same PAE. A preferred and enhanced design makes particularly resource-saving time division multiplexing for carrying out multiple configurations on the same PAE possible; the design may have advantages independently from the different clocking of individual cells, e.g., when latencies have to be taken into account which occur in the signal transmission of digital data via a bus, such as configuration data, data to be processed, or the like. These problems are particularly serious when reconfigurable modules, having reconfigurable units which are located in part comparatively far apart from one another, are to be operated at high clock frequencies. The problem arises here that due to the special configuration of VPUs, a plurality of arbitrary PAEs is connected via buses and considerable data transmission traffic exists via the buses. The switching frequency of transistors is expected to further increase in modern and above all in future silicon technologies, while the signal transmission via buses is to increasingly become a performance-limiting factor. It is therefore suggested to decouple the data rate or frequency on the buses vis-a-vis the operating frequency of the data-processing PAEs.
A particularly simple embodiment, preferred for simple implementations, operates in such a way that the clock rate of a VPU is only globally settable. In other words, a settable clock may be preselected for all PAEs or it may be configured by a higher-level configuration unit (CT). All parameters which have an effect on clocking determine this one global clock. Such parameters may be, for example, a temperature determination, a power reserve measurement of batteries, etc.
A determining parameter may be in particular the maximum operating frequency of the slowest configuration which results as a function of a PAE configuration or a configuration of a group of PAEs. Since different configurations may include different numbers of PAEs over stretches of bus connections of different lengths, it was realized, in particular in bus signal transmission-limiting applications, that configurations may have different maximum frequencies. Configurations may have different maximum frequencies, as is known from FPGAs, for example, which depend on the particular function of the PAEs and in particular on the lengths of bus connections. The slowest configuration then ensures that the proper operation of this configuration is also ensured, and simultaneously reduces the power demand of all other configurations which is advantageous in particular when different portions of the data processing such as through the other configurations, which would possibly run at higher clock frequencies, are not needed prior to the slowest configuration. Also in cases where it must be absolutely ensured that proper operation takes place, the possibly only negligible performance loss occurring by clocking-down other configurations, which could run faster per se, is often acceptable.
In an optimized embodiment, the frequency is adapted only to the configurations which are currently carried out on a VPU, in other words, the global frequency may be reset/reconfigured with each configuration.
In an enhanced embodiment, the clock may then be configured globally, as well as, as described above, individually for each configurable element.
It should be noted that different variants are possible, individually or in combination. In order to show a detailed example, it is assumed in the following, without this necessarily being the case, that the clock may be controlled individually in each PAE. This offers the following possibilities, for example:
a) Controlled Enabling and Disabling of the Clock
It is preferred that the processing clock of PAEs is disabled, i.e., the PAEs operate only in case of need; clock enabling, i.e., activating the PAE, may take place, for example, under at least one of the following conditions, namely
In order to cause clock enabling, each individual condition may be used either individually or in combination with other conditions, clock enabling being computed based on the logical combination of conditions. It should be noted that it is possible to put the PAEs into a power-saving operating mode while a clock is disabled, for example, through additionally partly switched-off or reduced power supply, or, should it be necessary because of other reasons, through extremely reduced sleeping clocks.
b) Different Frequencies Per PAE
Technologies for controlling sequences in VPUs are known from PCT/DE 97/02949 (PACT02/PCT), PCT/DE 97/02998 (PACT04/PCT), and PCT/DE 00/01869 (PACT13/PCT). Special sequencers (SWTs) which control a large number of PAEs and which are responsible for their (re)configuration are configured in PCT/DE 97/02998 (PACT04/PCT). The (re)configuration is controlled by using status signals which are generated by the PAEs (triggers) and passed on to the SWTs, namely in that the SWT responds to the triggers, making the particular continuation of a sequence dependent on the triggers.
A small memory for their configuration is assigned to each individual PAE in PCT/DE 97/02949 (PACT02/PCT). A sequencer passes through the memory and addresses the individual configurations. The sequencer is controlled by triggers and/or by the status of its PAE (into which it may be integrated, for example).
During data processing, it is now possible that different sequencers in different PAEs have to carry out a different number of operations per transmitted data packet (compare DE 101 39 170.6 (PACT11), DE 101 42 903.7 (PACT11a), DE 101 44 732.9 (PACT11b), DE 101 45 792.8 (PACT11c), DE 101 54 260.7 (PACT11d), DE 102 07 225.6 (PACT11e), PCT/DE 00/01869 (PACT13/PCT)). This is described using a configuration as an example in which 3 sequencers are involved in processing a data packet, requiring a different number of operations for data packet processing. Example:
In order to obtain an optimum operation/power consumption ratio, the individual sequencers would have to be clocked as follows:
Fmax=FSeq2/4=FSeq1/2=FSeq3
or at a maximum operating frequency of, for example, 100 MHz: Fseq1=50 MHz, Fseq2=25 MHz, Fseq3=100 MHz.
It is suggested in particular to use different clock sources for each PAE and/or group of PAEs. For example, different techniques may be used for this purpose, either individually or jointly:
An exemplary embodiment having different algorithms is illustrated in
c) Configuration Clock
Optimization of the power consumption is also favored in that the circuit components, necessary for executing a configuration, are clocked selectively, i.e., it is suggested to clock each PAE addressed and/or to completely disable the clock of those circuit components necessary for executing a configuration or a reconfiguration when no configuration or reconfiguration is being executed and/or to use static registers.
In particular example embodiments, the operating frequency of the PAEs or groups of PAEs may be made dependent on different and/or additional factors. The following is listed below as an example:
1. Temperature Measurement
If the operating temperature reaches certain threshold values, the operating clock is reduced correspondingly. The reduction may take place selectively by initially operating those PAEs on a lower clock which represent the most irrelevant performance loss.
In a particularly preferred embodiment, multiple temperature measurements may be performed in different regions and clocking may be adapted locally.
2. Buffer Filling Levels
IO-FIFOs (input-output-first-in-first-out-circuits) which decouple peripheral data transmissions from data processing within a VPU are described in DE 102 06 653.1 (PACT15), DE 102 07 224.8 (PACT15a), (PACT15b). One buffer for input data (input buffer) and/or one buffer for output data (output buffer) may be implemented, for example. A particularly efficient variable for determining the clock frequency may, for example, be determined from the filling level of the particular data buffers. The following effects and measures may occur, for example:
Depending on the application and the system, suitable combinations may be implemented accordingly.
It should be pointed out that such a clock frequency determination is implementable if a filling level determination means for a buffer, in particular an input and/or output buffer, alternatively also an intermediate buffer within a VPU array, is provided and if this filling level determination means is connected to a clock preselecting means for preselecting logic cell clocking so that this clock preselecting means is able to change the logic cell clocking in response to the buffer filling level.
3. Battery Charge State
It is imperative to be careful with the power supply, e.g., a battery, for mobile units. Depending on the power reserve, which may be determined based on the existing methods according to the related art, the frequency of PAEs and/or groups of PAEs is determined and is reduced in particular when the power reserve is low.
Besides or in addition to optimizing data processing clocking it is also possible to accomplish an optimization of the data transmission with respect to the relationship between data transmission and data processing.
In a particular embodiment, the clock controls of PAEs described may be enhanced in such a way that, by using a sequencer-like activation and a suitable register set, for example, multiple, preferably different, configuration words may be executed successively in multiple clocks. A sequencer, sequentially processing a number of configuration inputs, may be additionally assigned to the configuration registers and/or to a configuration memory which is possibly also decoupled and implemented separately (compare DE 102 06 653.1 (PACT15), DE 102 07 224.8 (PACT15a, PACT15b). The sequencer may be designed as a microcontroller. In particular, the sequencer may be programmable/configurable in its function such as Altera's module EPS448 (ALTERA Data Book 1993). Possible embodiments of such PAEs are described, for example, in the following patent applications which are included in their entirety for the purpose of disclosure: PCT/DE 97/02949 (PACT02/PCT), PCT/DE 97/02998 (PACT04/PCT), PCT/DE 00/01869 (PACT13/PCT), DE 101 10 530.4 (PACT18), DE 102 06 653.1 (PACT15), DE 102 07 224.8 (PACT15a, PACT 15b).
For the following, it is initially assumed that multiple configuration words are combined into one configuration (PACKEDCONF) and are configured on a PAE. The PACKEDCONF is processed in such a way that the individual configuration words are executed in chronological succession. The data exchange and/or status exchange between the individual timed configurations takes place via a suitable data feedback in the PAEs; for example by using a suitable register set and/or another data exchange and/or status/exchange means such as suitable memories and the like.
This method allows a different timing for PAEs and bus systems. While PAEs process data at very high clock rates, for example, operands and/or results are transmitted via a bus at only a fraction of the clock rate of the PAEs. The transmission time via a bus may be correspondingly longer.
It is preferred if not only the PAEs or other logic units in a configurable and/or reconfigurable module are clockable at a different rate, but also if different clocking is provided for parts of a bus system. It is possible here to provide multiple buses in parallel whose speed is clocked differently, i.e., a bus which is clocked particularly high for providing a high-performance connection, parallel to a bus which is clocked lower for providing a power-saving connection. The connection clocked high may be used when longer signal paths have to be compensated, or when PAEs, positioned close together, operate at a high frequency and therefore also have to exchange data at a high frequency in order to provide a good transmission here over short distances in which the latency plays a minor role at best. Therefore, it is suggested in a possible embodiment that a number of PAEs, positioned together locally and combined in a group, operate at a high frequency and possibly also sequentially and that local and correspondingly short bus systems are clocked high corresponding to the data processing rate of the group, while the bus systems, inputting the operands and outputting the results, have slower clock and data transmission rates. For the purpose of optimizing the power consumption, it would be alternatively possible to implement slow clocking and to supply data at a high speed, e.g., when a large quantity of inflowing data may be processed with only a minor operational effort, thus at low clock rates.
In addition to the possibility of providing bus systems which are clocked using different frequencies it is also possible to provide multiple bus systems which are operable independently from one another and to then apply the PAEs in a multiplex-like manner as required. This alone makes it possible to operate reconfigurable modules particularly efficiently in resource multiplexing, independently from the still existing possibility of differently clocking different bus systems or different bus system parts. It is possible here to assign different configurations to different resources according to different multiplexing methods.
According to PCT/DE 00/01869 (PACT13/PCT), a group of PAEs may be designed as a processor in particular.
In the following embodiments, for example, different configurations are assigned to data-processing PAEs using time-division multiplexing, while bus systems are assigned to the different configurations using space-division multiplexing.
In the assignment of resources, i.e., the assignment of tasks to PAEs or a group of PAEs to be carried out by the compiler or a similar unit, the given field may then be considered as a field of the n-fold variable and code sections may be transferred to this field of resources, which is virtually scaled up by the factor n, without the occurrence of problems, particularly when code sections are transferred in such a way that no interdependent code sections have to be configured into a PAE which is used in a multiplex-like manner.
In the previous approach, a PACKEDCONF was composed of at least one configuration word or a bundle of configuration words for PAEs which belong to one single application. In other words, only configuration words which belong together were combined in the PACKEDCONF.
In an enhanced embodiment, at least one or more configuration words per each different configuration are entered into a PACKEDCONF in such a way that the configuration word or words which belong together in a configuration are combined in a configuration group and the configuration groups thus created are combined in the PACKEDCONF.
The individual configuration groups may be executed in chronological succession, thus in time-division multiplexing by a timeslice-like assignment. This results in time division multiplexing of different configuration groups on one PAE. As described above, the configuration word or the configuration words within a configuration group may also be executed in chronological succession.
Multiplexers which select one of the configuration groups are assigned to the configuration registers and/or to a configuration memory, which is possibly also decoupled and implemented separately (compare DE 102 06 653.1 (PACT15), DE 102 07 224.8 (PACT15a, PACT 15b)). In an enhanced embodiment, a sequencer (as described above) may be additionally assigned which makes the sequential processing of configuration words within configuration groups possible.
Using the multiplexers and the optional sequencer, a resource (PAE) may be assigned to multiple different configurations in a time-division multiplex method.
Among one another, different resources may synchronize the particular configuration group to be applied, for example by transmitting a configuration group number or a pointer.
The execution of the configuration groups may take place linearly in succession and/or cyclically, with a priority being observed. It should be noted here in particular that different sequences may be processed in a single processor element and that different bus systems may be provided at the same time so that no time is wasted in establishing a bus connection which may take some time due to the long transmission paths. If a PAE assigns its first configuration to a first bus system and, on execution of the first configuration, couples the same to the bus system, then it may, in a second configuration, couple a different or partially different bus system to the former if spacial multiplexing for the bus system is possible.
The execution of a configuration group, each configuration group being composed of one or more configuration words, may be made dependent on the reception of an execution release via data and/or triggers and/or an execution release condition.
If the execute release (condition) for a configuration group is not given, the execute release (condition) may either be awaited, or the execution of a subsequent configuration group may be continued. The PAEs preferably go into a power-saving operating mode during the wait for an execute release (condition), for example with a disabled clock (gated clock) and/or partially disabled or reduced power supply. If a configuration group cannot be activated, then, as mentioned above, the PAEs preferably also go into a power-saving mode.
The storage of the PACKEDCONF may take place by using a ring-type memory or other memory or register means, the use of a ring-type memory resulting in the fact that after the execution of the last input, the execution of the first input may be started again (compare PCT/DE 97/02998 (PACT04/PCT)). It should be noted that it is also possible to skip to a particular execution directly and/or indirectly and/or conditionally within the PACKEDCONF and/or a configuration group.
In a preferred method, PAEs may be designed for processing of configurations in a corresponding time-division multiplexing method. The number of bus systems between the PAEs is increased such that sufficient resources are available for a sufficient number of configuration groups. In other words, the data-processing PAEs operate in a time-division multiplex method, while the data-transmitting and/or data-storing resources are adequately available.
This represents a type of space division multiplexing, a first bus system being assigned to a first temporarily processed configuration, and a second bus system being assigned to an additional configuration; the second bus system runs or is routed spacially separated from the first bus system.
It is possible at the same time and/or alternatively that the bus systems are also entirely or partially operated in time-division multiplexing and that multiple configuration groups share one bus system. It may be provided here that each configuration group transmits its data as a data packet, for example, a configuration group ID being assigned to the data packet (compare APID in DE 102 06 653.1 (PACT15), DE 102 07 224.8 (PACT 15a, PACT 15b)). Subsequently it may be provided to store and sort the particular data packets transmitted based on their assigned identification data, namely between different buses if required and for coordinating the IDs.
In an enhanced method, memory sources may also be run in a time-division multiplex, e.g., by implementing multiple segments and/or, at a change of the configuration group, by writing the particular memory/memories as described in PCT/DE 97/02998 (PACT04/PCT) and/or PCT/DE 00/01869 (PACT13/PCT) into a different or even external memory or by loading from the same. In particular the methods as described in DE 102 06 653.1 (PACT15), DE 102 07 224.8 (PACT15a, PACT 15b) may be used (e.g., MMU paging and/or APID).
The adaptation of the operating voltage to the clock should be noted as a further possibility for conserving resources.
Semiconductor processes typically allow higher clock frequencies when they are operated at higher operating voltages. However, this causes substantially higher power consumption and may also reduce the service life of a semiconductor.
An optimum compromise may be achieved in that the voltage supply is made dependent on the clock frequency. Low clock frequencies may be operated at a low supply voltage, for example. With increasing clock frequencies, the supply voltage is also increased (preferably up to a defined maximum).
a shows a 3×3 field of configurable cells.
b shows a table indicating numbers of clock cycles and clock rates for the cells of
a shows an example of the transmission of data on a data bus.
a shows example bus transmission in accordance with
The present invention, as an example, is explained in greater detail below with reference to the Figures. It should be noted that this exemplary description is not limiting and that in isolated cases and in different figures identical or similar units may be denoted using different reference numbers.
As an example,
According to
Furthermore, a multiplexer 0213 for selecting different configurations and/or configuration groups may optionally be integrated dependent on 0212. Furthermore, the multiplexer may optionally be activated by a sequencer 0214 in order to make sequential data processing possible. In particular, intermediate results may be managed in data memory 0207.
While the general configuration of the cell was described in part in the applicant's applications described above, the presently described clock dividing system, the associated circuit, and the optimization of its operation are at least novel and it should be pointed out that these facts may and shall be associated with the required hardware changes.
The entire system and in particular configuration unit 0103 is designed in such a way that, together with a configuring signal with which a configuration word is fed via configuration line 0103a via configuration word extractor 0209 to data processing unit 0206 or upstream and/or downstream and/or associated memory 0208, a clock dividing/multiplying signal may also be transmitted which is extracted by configuration word extractor 0209 and transmitted to frequency divider/multiplier 0210, so that, as a response, 0210 may clock data processing unit 0206 and possibly also other units. It should be pointed out that, as a response to an input signal to the cell, there are also other possibilities instead of unit 0209 to vary clocking of an individual data processing unit 0206 with reference to a central clock unit 0104, via data bus monitoring circuit 0212, for example.
Described only as an example with reference to
For example, a 3×3 field of reconfigurable cells is configured in such a way, according to
If the processor unit having the separately clockable reconfigurable logic cells is operated in an application where the voltage may drop, e.g., due to exhausting voltage supply capacities, it may be provided that, at a drop in the supply voltage, the entire frequency is reduced to a critical value U1; all cells are subsequently clocked slower by one half so that division cell 0102h too runs only at 128 MHz, while cell 0102d is clocked at 4 MHz. Cell 0102a, executing a query of the mouse pointer having a lower priority, is no longer clocked at 8 MHz as previously but rather at 2 MHz, i.e., depending on the prioritization, different slowdowns according to the importance of the task are assigned to the respective groups at a voltage drop or under other circumstances.
If, for other reasons, the temperature still rises, the heat generation in the logic cell field may be further reduced by an additional clock rate reduction for the logic cells, as is indicated in the last row of
This makes it possible to optimally operate a processor field energy-efficiently; the cooling capacity required is reduced and it is clear that, since as a rule not all cells may and/or must be permanently operated at the highest clock frequency, heat sinks and the like may be dimensioned appropriately smaller which in turn offers additional cost advantages.
It should be noted that in addition to the query regarding a supply voltage, a temperature, the prioritization of computations, and the like, other conditions may determine the clock. For example, a hardware switch or a software switch may be provided with which the user indicates that only low clocking or higher clocking is desired. This makes an even more economical and targeted handling of the available power possible. It may be provided in particular that, at the user's request or at an external request, the central clock rate in total may be reduced; the clock divider ratios within the cell array, however, are not changed in order to avoid the requirement of reconfiguring all cells, e.g., at an extreme temperature rise. Moreover, it should be pointed out that a hysteresis characteristic may be provided in determining the clock rates, when a temperature-sensitive change of the clock frequencies is to be performed, for example.
The data transmission occurring on data bus 0205a/b is illustrated in
In order to execute op1, operands ia must be available via 0205a (0601); the data transmissions for the remaining cycles may be undefined in principle.
Thereafter, 0205a may preferably transmit the subsequent operands (0602) for which the execution time of op2, op3, op4, op5 is available, thus creating a temporal decoupling, allowing the use of slower and/or, in particular, longer bus systems.
During the execution of op2, op3, op4, op5, data of other configurations may alternatively (0603) be transmitted via the same bus system 0205a using a time-division multiplex method.
Following op5, result oa is applied to bus 0205b (0601); the data transmissions for the remaining cycles may be undefined in principle.
The time prior to op5, i.e., during the execution of op1, op2, op3, op4, may be used for transmitting the previous result (0602). This again creates a temporal decoupling, allowing the use of slower and/or, in particular, longer bus systems.
During the execution of op1, op2, op3, op4, data of other configurations may alternatively (0603) be transmitted via the same bus system 0205b using a time-division multiplex method. For clock multiplication, 0210 may use a PLL. A PLL may be used in particular in such a way that the operating clock of the PAE for executing op1, op2, op3, op4, op5 is five times that of the bus clock. In this case, the PAE may act as a PAE without a sequencer having only one (unicyclical) configuration and the same clock as the bus clock.
One configuration group may contain multiple configuration words (ga={ka1, ka2}, gb={kb1}, gc={kc1, kc2, kc3}). The configuration words may be executed sequentially in 0214 using a sequencer.
a shows the bus transmissions according to the example in
In addition, a possible bus transmission using a time-division multiplex for the bus systems is illustrated in 0704. The input data of all groups is transmitted via an input bus system and the output data of all groups is transmitted via an output bus system. The undefined intermediate cycles are either unused or are free for other data transmissions.
Number | Date | Country | Kind |
---|---|---|---|
101 10 530 | Mar 2001 | DE | national |
101 11 014 | Mar 2001 | DE | national |
101 29 237 | Jun 2001 | DE | national |
101 35 210 | Jul 2001 | DE | national |
101 35 211 | Jul 2001 | DE | national |
101 39 170 | Aug 2001 | DE | national |
101 42 231 | Aug 2001 | DE | national |
101 42 894 | Sep 2001 | DE | national |
101 42 903 | Sep 2001 | DE | national |
101 42 904 | Sep 2001 | DE | national |
101 44 732 | Sep 2001 | DE | national |
101 44 733 | Sep 2001 | DE | national |
101 45 792 | Sep 2001 | DE | national |
101 45 795 | Sep 2001 | DE | national |
101 46 132 | Sep 2001 | DE | national |
101 54 259 | Nov 2001 | DE | national |
101 54 260 | Nov 2001 | DE | national |
102 02 044 | Jan 2002 | DE | national |
102 02 175 | Jan 2002 | DE | national |
102 06 653 | Feb 2002 | DE | national |
This application is a continuation of U.S. patent application Ser. No. 12/257,075, filed on Oct. 23, 2008, now U.S. Pat. No. 8,099,618, which is a divisional of U.S. patent application Ser. No. 10/469,909, filed on Sep. 21, 2004, now U.S. Pat. No. 7,444,531, which is a national phase of International Application Serial No. PCT/EP02/02402, filed on Mar. 5, 2002, which claims priority to German Patent Application Serial No. DE 101 10 530.4, filed on Mar. 5, 2001, the entire contents of each of which are expressly incorporated herein by reference thereto.
Number | Name | Date | Kind |
---|---|---|---|
3564506 | Bee et al. | Feb 1971 | A |
3681578 | Stevens | Aug 1972 | A |
3753008 | Guarnaschelli | Aug 1973 | A |
3754211 | Rocher et al. | Aug 1973 | A |
3855577 | Vandierendonck | Dec 1974 | A |
3956589 | Weathers et al. | May 1976 | A |
4151611 | Sugawara et al. | Apr 1979 | A |
4233667 | Devine et al. | Nov 1980 | A |
4414547 | Knapp et al. | Nov 1983 | A |
4498134 | Hansen et al. | Feb 1985 | A |
4498172 | Bhavsar | Feb 1985 | A |
4566102 | Hefner | Jan 1986 | A |
4571736 | Agrawal et al. | Feb 1986 | A |
4590583 | Miller | May 1986 | A |
4591979 | Iwashita | May 1986 | A |
4594682 | Drimak | Jun 1986 | A |
4623997 | Tulpule | Nov 1986 | A |
4646300 | Goodman et al. | Feb 1987 | A |
4663706 | Allen et al. | May 1987 | A |
4667190 | Fant et al. | May 1987 | A |
4682284 | Schrofer | Jul 1987 | A |
4686386 | Tadao | Aug 1987 | A |
4706216 | Carter | Nov 1987 | A |
4720778 | Hall et al. | Jan 1988 | A |
4720780 | Dolecek | Jan 1988 | A |
4739474 | Holsztynski | Apr 1988 | A |
4760525 | Webb | Jul 1988 | A |
4761755 | Ardini et al. | Aug 1988 | A |
4791603 | Henry | Dec 1988 | A |
4811214 | Nosenchuck et al. | Mar 1989 | A |
4852043 | Guest | Jul 1989 | A |
4852048 | Morton | Jul 1989 | A |
4860201 | Stolfo et al. | Aug 1989 | A |
4870302 | Freeman | Sep 1989 | A |
4873666 | Lefebvre et al. | Oct 1989 | A |
4882687 | Gordon | Nov 1989 | A |
4884231 | Mor et al. | Nov 1989 | A |
4891810 | de Corlieu et al. | Jan 1990 | A |
4901268 | Judd | Feb 1990 | A |
4910665 | Mattheyses et al. | Mar 1990 | A |
4918440 | Furtek et al. | Apr 1990 | A |
4939641 | Schwartz et al. | Jul 1990 | A |
4959781 | Rubinstein et al. | Sep 1990 | A |
4967340 | Dawes | Oct 1990 | A |
4972314 | Getzinger et al. | Nov 1990 | A |
4992933 | Taylor | Feb 1991 | A |
5010401 | Murakami et al. | Apr 1991 | A |
5014193 | Garner et al. | May 1991 | A |
5015884 | Agrawal et al. | May 1991 | A |
5021947 | Campbell et al. | Jun 1991 | A |
5023775 | Poret | Jun 1991 | A |
5031179 | Yoshida et al. | Jul 1991 | A |
5034914 | Osterlund | Jul 1991 | A |
5036473 | Butts et al. | Jul 1991 | A |
5036493 | Nielsen | Jul 1991 | A |
5041924 | Blackborow et al. | Aug 1991 | A |
5043978 | Nagler et al. | Aug 1991 | A |
5047924 | Fujioka et al. | Sep 1991 | A |
5055997 | Sluijter et al. | Oct 1991 | A |
5065308 | Evans | Nov 1991 | A |
5072178 | Matsumoto | Dec 1991 | A |
5081375 | Pickett et al. | Jan 1992 | A |
5099447 | Myszewski | Mar 1992 | A |
5103311 | Sluijter et al. | Apr 1992 | A |
5109503 | Cruickshank et al. | Apr 1992 | A |
5113498 | Evan et al. | May 1992 | A |
5115510 | Okamoto et al. | May 1992 | A |
5119290 | Loo et al. | Jun 1992 | A |
5123109 | Hillis | Jun 1992 | A |
5128559 | Steele | Jul 1992 | A |
5142469 | Weisenborn | Aug 1992 | A |
5144166 | Camarota et al. | Sep 1992 | A |
5193202 | Jackson et al. | Mar 1993 | A |
5203005 | Horst | Apr 1993 | A |
5204935 | Mihara et al. | Apr 1993 | A |
5208491 | Ebeling et al. | May 1993 | A |
5212716 | Ferraiolo et al. | May 1993 | A |
5212777 | Gove et al. | May 1993 | A |
5218302 | Loewe et al. | Jun 1993 | A |
5226122 | Thayer et al. | Jul 1993 | A |
RE34363 | Freeman | Aug 1993 | E |
5233539 | Agrawal et al. | Aug 1993 | A |
5237686 | Asano et al. | Aug 1993 | A |
5243238 | Kean | Sep 1993 | A |
5245616 | Olson | Sep 1993 | A |
5247689 | Ewert | Sep 1993 | A |
RE34444 | Kaplinsky | Nov 1993 | E |
5274593 | Proebsting | Dec 1993 | A |
5276836 | Fukumaru et al. | Jan 1994 | A |
5287472 | Horst | Feb 1994 | A |
5287511 | Robinson et al. | Feb 1994 | A |
5287532 | Hunt | Feb 1994 | A |
5301284 | Estes et al. | Apr 1994 | A |
5301344 | Kolchinsky | Apr 1994 | A |
5303172 | Magar et al. | Apr 1994 | A |
5311079 | Ditlow et al. | May 1994 | A |
5327125 | Iwase et al. | Jul 1994 | A |
5336950 | Popli et al. | Aug 1994 | A |
5343406 | Freeman et al. | Aug 1994 | A |
5347639 | Rechtschaffen et al. | Sep 1994 | A |
5349193 | Mott et al. | Sep 1994 | A |
5353432 | Richek et al. | Oct 1994 | A |
5355508 | Kan | Oct 1994 | A |
5361373 | Gilson | Nov 1994 | A |
5365125 | Goetting et al. | Nov 1994 | A |
5379444 | Mumme | Jan 1995 | A |
5386154 | Goetting et al. | Jan 1995 | A |
5386518 | Reagle et al. | Jan 1995 | A |
5392437 | Matter et al. | Feb 1995 | A |
5410723 | Schmidt et al. | Apr 1995 | A |
5412795 | Larson | May 1995 | A |
5418952 | Morley et al. | May 1995 | A |
5418953 | Hunt et al. | May 1995 | A |
5421019 | Holsztynski et al. | May 1995 | A |
5422823 | Agrawal et al. | Jun 1995 | A |
5425036 | Liu et al. | Jun 1995 | A |
5426378 | Ong | Jun 1995 | A |
5428526 | Flood et al. | Jun 1995 | A |
5430687 | Hung et al. | Jul 1995 | A |
5435000 | Boothroyd et al. | Jul 1995 | A |
5440245 | Galbraith et al. | Aug 1995 | A |
5440538 | Olsen | Aug 1995 | A |
5442790 | Nosenchuck | Aug 1995 | A |
5444394 | Watson et al. | Aug 1995 | A |
5448186 | Kawata | Sep 1995 | A |
5450022 | New | Sep 1995 | A |
5455525 | Ho et al. | Oct 1995 | A |
5457644 | McCollum | Oct 1995 | A |
5465375 | Thepaut et al. | Nov 1995 | A |
5469003 | Kean | Nov 1995 | A |
5473266 | Ahanin et al. | Dec 1995 | A |
5473267 | Stansfield | Dec 1995 | A |
5475583 | Bock et al. | Dec 1995 | A |
5475803 | Stearns et al. | Dec 1995 | A |
5475856 | Kogge | Dec 1995 | A |
5477525 | Okabe | Dec 1995 | A |
5483620 | Pechanek et al. | Jan 1996 | A |
5485103 | Pedersen et al. | Jan 1996 | A |
5485104 | Agrawal et al. | Jan 1996 | A |
5489857 | Agrawal et al. | Feb 1996 | A |
5491353 | Kean | Feb 1996 | A |
5493239 | Zlotnick | Feb 1996 | A |
5493663 | Parikh | Feb 1996 | A |
5497498 | Taylor | Mar 1996 | A |
5502838 | Kikinis | Mar 1996 | A |
5504439 | Tavana | Apr 1996 | A |
5506998 | Kato et al. | Apr 1996 | A |
5510730 | El Gamal et al. | Apr 1996 | A |
5511173 | Yamaura et al. | Apr 1996 | A |
5513366 | Agarwal et al. | Apr 1996 | A |
5521837 | Frankle et al. | May 1996 | A |
5522083 | Gove et al. | May 1996 | A |
5525971 | Flynn | Jun 1996 | A |
5530873 | Takano | Jun 1996 | A |
5530946 | Bouvier et al. | Jun 1996 | A |
5532693 | Winters et al. | Jul 1996 | A |
5532957 | Malhi | Jul 1996 | A |
5535406 | Kolchinsky | Jul 1996 | A |
5537057 | Leong et al. | Jul 1996 | A |
5537580 | Giomi et al. | Jul 1996 | A |
5537601 | Kimura et al. | Jul 1996 | A |
5541530 | Cliff et al. | Jul 1996 | A |
5544336 | Kato et al. | Aug 1996 | A |
5548773 | Kemeny et al. | Aug 1996 | A |
5550782 | Cliff et al. | Aug 1996 | A |
5555434 | Carlstedt | Sep 1996 | A |
5559450 | Ngai et al. | Sep 1996 | A |
5561738 | Kinerk et al. | Oct 1996 | A |
5568624 | Sites et al. | Oct 1996 | A |
5570040 | Lytle et al. | Oct 1996 | A |
5572710 | Asano et al. | Nov 1996 | A |
5574927 | Scantlin | Nov 1996 | A |
5574930 | Halverson, Jr. et al. | Nov 1996 | A |
5581731 | King et al. | Dec 1996 | A |
5581734 | DiBrino et al. | Dec 1996 | A |
5583450 | Trimberger et al. | Dec 1996 | A |
5584013 | Cheong et al. | Dec 1996 | A |
5586044 | Agrawal et al. | Dec 1996 | A |
5587921 | Agrawal et al. | Dec 1996 | A |
5588152 | Dapp et al. | Dec 1996 | A |
5590345 | Barker et al. | Dec 1996 | A |
5590348 | Phillips et al. | Dec 1996 | A |
5596742 | Agarwal et al. | Jan 1997 | A |
5600265 | El Gamal et al. | Feb 1997 | A |
5600597 | Kean et al. | Feb 1997 | A |
5600845 | Gilson | Feb 1997 | A |
5602999 | Hyatt | Feb 1997 | A |
5603005 | Bauman et al. | Feb 1997 | A |
5606698 | Powell | Feb 1997 | A |
5608342 | Trimberger | Mar 1997 | A |
5611049 | Pitts | Mar 1997 | A |
5617547 | Feeney et al. | Apr 1997 | A |
5617577 | Barker et al. | Apr 1997 | A |
5619720 | Garde et al. | Apr 1997 | A |
5625806 | Kromer | Apr 1997 | A |
5625836 | Barker et al. | Apr 1997 | A |
5627992 | Baror | May 1997 | A |
5634131 | Matter et al. | May 1997 | A |
5635851 | Tavana | Jun 1997 | A |
5642058 | Trimberger et al. | Jun 1997 | A |
5646544 | Iadanza | Jul 1997 | A |
5646545 | Trimberger et al. | Jul 1997 | A |
5649176 | Selvidge et al. | Jul 1997 | A |
5649179 | Steenstra et al. | Jul 1997 | A |
5652529 | Gould et al. | Jul 1997 | A |
5652894 | Hu et al. | Jul 1997 | A |
5655069 | Ogawara et al. | Aug 1997 | A |
5655124 | Lin | Aug 1997 | A |
5656950 | Duong et al. | Aug 1997 | A |
5657330 | Matsumoto | Aug 1997 | A |
5659785 | Pechanek et al. | Aug 1997 | A |
5659797 | Zandveld et al. | Aug 1997 | A |
5675262 | Duong et al. | Oct 1997 | A |
5675743 | Mavity | Oct 1997 | A |
5675757 | Davidson et al. | Oct 1997 | A |
5675777 | Glickman | Oct 1997 | A |
5677909 | Heide | Oct 1997 | A |
5680583 | Kuijsten | Oct 1997 | A |
5682491 | Pechanek et al. | Oct 1997 | A |
5682544 | Pechanek et al. | Oct 1997 | A |
5687325 | Chang | Nov 1997 | A |
5694602 | Smith | Dec 1997 | A |
5696791 | Yeung | Dec 1997 | A |
5696976 | Nizar et al. | Dec 1997 | A |
5701091 | Kean | Dec 1997 | A |
5705938 | Kean | Jan 1998 | A |
5706482 | Matsushima et al. | Jan 1998 | A |
5713037 | Wilkinson et al. | Jan 1998 | A |
5717890 | Ichida et al. | Feb 1998 | A |
5717943 | Barker et al. | Feb 1998 | A |
5727229 | Kan et al. | Mar 1998 | A |
5732209 | Vigil et al. | Mar 1998 | A |
5734869 | Chen | Mar 1998 | A |
5734921 | Dapp et al. | Mar 1998 | A |
5737516 | Circello et al. | Apr 1998 | A |
5737565 | Mayfield | Apr 1998 | A |
5742180 | DeHon et al. | Apr 1998 | A |
5745734 | Craft et al. | Apr 1998 | A |
5748872 | Norman | May 1998 | A |
5748979 | Trimberger | May 1998 | A |
5752035 | Trimberger | May 1998 | A |
5754459 | Telikepalli | May 1998 | A |
5754820 | Yamagami | May 1998 | A |
5754827 | Barbier et al. | May 1998 | A |
5754871 | Wilkinson et al. | May 1998 | A |
5754876 | Tamaki et al. | May 1998 | A |
5760602 | Tan | Jun 1998 | A |
5761484 | Agarwal et al. | Jun 1998 | A |
5768629 | Wise et al. | Jun 1998 | A |
5773994 | Jones | Jun 1998 | A |
5778237 | Yamamoto et al. | Jul 1998 | A |
5778439 | Trimberger et al. | Jul 1998 | A |
5781756 | Hung | Jul 1998 | A |
5784313 | Trimberger et al. | Jul 1998 | A |
5784630 | Saito et al. | Jul 1998 | A |
5784636 | Rupp | Jul 1998 | A |
5794059 | Barker et al. | Aug 1998 | A |
5794062 | Baxter | Aug 1998 | A |
5801547 | Kean | Sep 1998 | A |
5801715 | Norman | Sep 1998 | A |
5801958 | Dangelo et al. | Sep 1998 | A |
5802290 | Casselman | Sep 1998 | A |
5804986 | Jones | Sep 1998 | A |
5815004 | Trimberger et al. | Sep 1998 | A |
5815715 | Kucukcakar | Sep 1998 | A |
5815726 | Cliff | Sep 1998 | A |
5821774 | Veytsman et al. | Oct 1998 | A |
5828229 | Cliff et al. | Oct 1998 | A |
5828858 | Athanas et al. | Oct 1998 | A |
5831448 | Kean | Nov 1998 | A |
5832288 | Wong | Nov 1998 | A |
5838165 | Chatter | Nov 1998 | A |
5838988 | Panwar et al. | Nov 1998 | A |
5841973 | Kessler et al. | Nov 1998 | A |
5844422 | Trimberger et al. | Dec 1998 | A |
5844888 | Markkula, Jr. et al. | Dec 1998 | A |
5848238 | Shimomura et al. | Dec 1998 | A |
5854918 | Baxter | Dec 1998 | A |
5857097 | Henzinger et al. | Jan 1999 | A |
5857109 | Taylor | Jan 1999 | A |
5859544 | Norman | Jan 1999 | A |
5860119 | Dockser | Jan 1999 | A |
5862403 | Kanai et al. | Jan 1999 | A |
5867691 | Shiraishi | Feb 1999 | A |
5867723 | Peters et al. | Feb 1999 | A |
5870620 | Kadosumi et al. | Feb 1999 | A |
5884075 | Hester et al. | Mar 1999 | A |
5887162 | Williams et al. | Mar 1999 | A |
5887165 | Martel et al. | Mar 1999 | A |
5889533 | Lee | Mar 1999 | A |
5889982 | Rodgers et al. | Mar 1999 | A |
5892370 | Eaton et al. | Apr 1999 | A |
5892961 | Trimberger | Apr 1999 | A |
5892962 | Cloutier | Apr 1999 | A |
5894565 | Furtek et al. | Apr 1999 | A |
5895487 | Boyd et al. | Apr 1999 | A |
5898602 | Rothman et al. | Apr 1999 | A |
5901279 | Davis, III | May 1999 | A |
5915099 | Takata et al. | Jun 1999 | A |
5915123 | Mirsky et al. | Jun 1999 | A |
5924119 | Sindhu et al. | Jul 1999 | A |
5926638 | Inoue | Jul 1999 | A |
5933023 | Young | Aug 1999 | A |
5933642 | Greenbaum et al. | Aug 1999 | A |
5936424 | Young et al. | Aug 1999 | A |
5943242 | Vorbach et al. | Aug 1999 | A |
5956518 | DeHon et al. | Sep 1999 | A |
5960193 | Guttag et al. | Sep 1999 | A |
5960200 | Eager et al. | Sep 1999 | A |
5966143 | Breternitz, Jr. | Oct 1999 | A |
5966534 | Cooke et al. | Oct 1999 | A |
5970254 | Cooke et al. | Oct 1999 | A |
5978260 | Trimberger et al. | Nov 1999 | A |
5978583 | Ekanadham et al. | Nov 1999 | A |
5996048 | Cherabuddi et al. | Nov 1999 | A |
5996083 | Gupta et al. | Nov 1999 | A |
5999990 | Sharrit et al. | Dec 1999 | A |
6003143 | Kim et al. | Dec 1999 | A |
6011407 | New | Jan 2000 | A |
6014509 | Furtek et al. | Jan 2000 | A |
6020758 | Patel et al. | Feb 2000 | A |
6020760 | Sample et al. | Feb 2000 | A |
6021490 | Vorbach et al. | Feb 2000 | A |
6023564 | Trimberger | Feb 2000 | A |
6023742 | Ebeling et al. | Feb 2000 | A |
6026478 | Dowling | Feb 2000 | A |
6026481 | New et al. | Feb 2000 | A |
6034538 | Abramovici | Mar 2000 | A |
6035371 | Magloire | Mar 2000 | A |
6038650 | Vorbach et al. | Mar 2000 | A |
6038656 | Martin et al. | Mar 2000 | A |
6044030 | Zheng et al. | Mar 2000 | A |
6045585 | Blainey | Apr 2000 | A |
6047115 | Mohan et al. | Apr 2000 | A |
6049222 | Lawman | Apr 2000 | A |
6049866 | Earl | Apr 2000 | A |
6052524 | Pauna | Apr 2000 | A |
6052773 | DeHon et al. | Apr 2000 | A |
6054873 | Laramie | Apr 2000 | A |
6055619 | North et al. | Apr 2000 | A |
6058266 | Megiddo et al. | May 2000 | A |
6058469 | Baxter | May 2000 | A |
6064819 | Franssen et al. | May 2000 | A |
6072348 | New et al. | Jun 2000 | A |
6076157 | Borkenhagen et al. | Jun 2000 | A |
6077315 | Greenbaum et al. | Jun 2000 | A |
6078736 | Guccione | Jun 2000 | A |
6081903 | Vorbach et al. | Jun 2000 | A |
6084429 | Trimberger | Jul 2000 | A |
6085317 | Smith | Jul 2000 | A |
6086628 | Dave et al. | Jul 2000 | A |
6088795 | Vorbach et al. | Jul 2000 | A |
6092174 | Roussakov | Jul 2000 | A |
RE36839 | Simmons et al. | Aug 2000 | E |
6096091 | Hartmann | Aug 2000 | A |
6105105 | Trimberger | Aug 2000 | A |
6105106 | Manning | Aug 2000 | A |
6108760 | Mirsky et al. | Aug 2000 | A |
6118724 | Higginbottom | Sep 2000 | A |
6119181 | Vorbach et al. | Sep 2000 | A |
6122719 | Mirsky et al. | Sep 2000 | A |
6125072 | Wu | Sep 2000 | A |
6125408 | McGee et al. | Sep 2000 | A |
6127908 | Bozler et al. | Oct 2000 | A |
6128720 | Pechanek et al. | Oct 2000 | A |
6134166 | Lytle et al. | Oct 2000 | A |
6137307 | Iwanczuk et al. | Oct 2000 | A |
6145072 | Shams et al. | Nov 2000 | A |
6150837 | Beal et al. | Nov 2000 | A |
6150839 | New et al. | Nov 2000 | A |
6154048 | Iwanczuk et al. | Nov 2000 | A |
6154049 | New | Nov 2000 | A |
6154826 | Wulf et al. | Nov 2000 | A |
6157214 | Marshall | Dec 2000 | A |
6170051 | Dowling | Jan 2001 | B1 |
6172520 | Lawman et al. | Jan 2001 | B1 |
6173419 | Barnett | Jan 2001 | B1 |
6173434 | Wirthlin et al. | Jan 2001 | B1 |
6178494 | Casselman | Jan 2001 | B1 |
6185256 | Saito et al. | Feb 2001 | B1 |
6185731 | Maeda et al. | Feb 2001 | B1 |
6188240 | Nakaya | Feb 2001 | B1 |
6188650 | Hamada et al. | Feb 2001 | B1 |
6198304 | Sasaki | Mar 2001 | B1 |
6201406 | Iwanczuk et al. | Mar 2001 | B1 |
6202163 | Gabzdyl et al. | Mar 2001 | B1 |
6202182 | Abramovici et al. | Mar 2001 | B1 |
6204687 | Schultz et al. | Mar 2001 | B1 |
6211697 | Lien et al. | Apr 2001 | B1 |
6212544 | Borkenhagen et al. | Apr 2001 | B1 |
6212650 | Guccione | Apr 2001 | B1 |
6215326 | Jefferson et al. | Apr 2001 | B1 |
6216223 | Revilla et al. | Apr 2001 | B1 |
6219833 | Solomon et al. | Apr 2001 | B1 |
RE37195 | Kean | May 2001 | E |
6230307 | Davis et al. | May 2001 | B1 |
6240502 | Panwar et al. | May 2001 | B1 |
6243808 | Wang | Jun 2001 | B1 |
6247147 | Beenstra et al. | Jun 2001 | B1 |
6249756 | Bunton et al. | Jun 2001 | B1 |
6252792 | Marshall et al. | Jun 2001 | B1 |
6256724 | Hocevar et al. | Jul 2001 | B1 |
6260114 | Schug | Jul 2001 | B1 |
6260179 | Ohsawa et al. | Jul 2001 | B1 |
6262908 | Marshall et al. | Jul 2001 | B1 |
6263430 | Trimberger et al. | Jul 2001 | B1 |
6266760 | DeHon et al. | Jul 2001 | B1 |
6279077 | Nasserbakht et al. | Aug 2001 | B1 |
6282627 | Wong et al. | Aug 2001 | B1 |
6282701 | Wygodny et al. | Aug 2001 | B1 |
6285624 | Chen | Sep 2001 | B1 |
6286134 | Click, Jr. et al. | Sep 2001 | B1 |
6288566 | Hanrahan et al. | Sep 2001 | B1 |
6289440 | Casselman | Sep 2001 | B1 |
6298043 | Mauger et al. | Oct 2001 | B1 |
6298396 | Loyer et al. | Oct 2001 | B1 |
6298472 | Phillips et al. | Oct 2001 | B1 |
6301706 | Maslennikov et al. | Oct 2001 | B1 |
6311200 | Hanrahan et al. | Oct 2001 | B1 |
6311265 | Beckerle et al. | Oct 2001 | B1 |
6321298 | Hubis | Nov 2001 | B1 |
6321366 | Tseng et al. | Nov 2001 | B1 |
6321373 | Ekanadham et al. | Nov 2001 | B1 |
6338106 | Vorbach et al. | Jan 2002 | B1 |
6339424 | Ishikawa et al. | Jan 2002 | B1 |
6339840 | Kothari et al. | Jan 2002 | B1 |
6341318 | Dakhil | Jan 2002 | B1 |
6347346 | Taylor | Feb 2002 | B1 |
6349346 | Hanrahan et al. | Feb 2002 | B1 |
6353841 | Marshall et al. | Mar 2002 | B1 |
6362650 | New et al. | Mar 2002 | B1 |
6370596 | Dakhil | Apr 2002 | B1 |
6373779 | Pang et al. | Apr 2002 | B1 |
6374286 | Gee | Apr 2002 | B1 |
6378068 | Foster et al. | Apr 2002 | B1 |
6381624 | Colon-Bonet et al. | Apr 2002 | B1 |
6389379 | Lin et al. | May 2002 | B1 |
6389579 | Phillips et al. | May 2002 | B1 |
6392912 | Hanrahan et al. | May 2002 | B1 |
6400601 | Sudo et al. | Jun 2002 | B1 |
6404224 | Azegami et al. | Jun 2002 | B1 |
6405185 | Pechanek et al. | Jun 2002 | B1 |
6405299 | Vorbach et al. | Jun 2002 | B1 |
6421808 | McGeer | Jul 2002 | B1 |
6421809 | Wuytack et al. | Jul 2002 | B1 |
6421817 | Mohan et al. | Jul 2002 | B1 |
6425054 | Nguyen | Jul 2002 | B1 |
6425068 | Vorbach | Jul 2002 | B1 |
6426649 | Fu et al. | Jul 2002 | B1 |
6427156 | Chapman et al. | Jul 2002 | B1 |
6430309 | Pressman et al. | Aug 2002 | B1 |
6434642 | Camilleri et al. | Aug 2002 | B1 |
6434672 | Gaither | Aug 2002 | B1 |
6434695 | Esfahani et al. | Aug 2002 | B1 |
6434699 | Jones et al. | Aug 2002 | B1 |
6437441 | Yamamoto | Aug 2002 | B1 |
6438747 | Schreiber et al. | Aug 2002 | B1 |
6449283 | Chao et al. | Sep 2002 | B1 |
6456628 | Greim et al. | Sep 2002 | B1 |
6457116 | Mirsky et al. | Sep 2002 | B1 |
6476634 | Bilski | Nov 2002 | B1 |
6477643 | Vorbach et al. | Nov 2002 | B1 |
6480937 | Vorbach et al. | Nov 2002 | B1 |
6480954 | Trimberger et al. | Nov 2002 | B2 |
6483343 | Faith et al. | Nov 2002 | B1 |
6487709 | Keller et al. | Nov 2002 | B1 |
6490695 | Zagorski et al. | Dec 2002 | B1 |
6496740 | Robertson et al. | Dec 2002 | B1 |
6496902 | Faanes et al. | Dec 2002 | B1 |
6496971 | Lesea et al. | Dec 2002 | B1 |
6504398 | Lien et al. | Jan 2003 | B1 |
6507898 | Gibson et al. | Jan 2003 | B1 |
6507947 | Schreiber et al. | Jan 2003 | B1 |
6512804 | Johnson et al. | Jan 2003 | B1 |
6513077 | Vorbach et al. | Jan 2003 | B2 |
6516382 | Manning | Feb 2003 | B2 |
6518787 | Allegrucci et al. | Feb 2003 | B1 |
6519674 | Lam et al. | Feb 2003 | B1 |
6523107 | Stansfield et al. | Feb 2003 | B1 |
6525678 | Veenstra et al. | Feb 2003 | B1 |
6526520 | Vorbach et al. | Feb 2003 | B1 |
6538468 | Moore | Mar 2003 | B1 |
6538470 | Langhammer et al. | Mar 2003 | B1 |
6539415 | Mercs | Mar 2003 | B1 |
6539438 | Ledzius et al. | Mar 2003 | B1 |
6539477 | Seawright | Mar 2003 | B1 |
6542394 | Marshall et al. | Apr 2003 | B2 |
6542844 | Hanna | Apr 2003 | B1 |
6542998 | Vorbach | Apr 2003 | B1 |
6553395 | Marshall et al. | Apr 2003 | B2 |
6553479 | Mirsky et al. | Apr 2003 | B2 |
6567834 | Marshall et al. | May 2003 | B1 |
6571381 | Vorbach et al. | May 2003 | B1 |
6587939 | Takano | Jul 2003 | B1 |
6598128 | Yoshioka et al. | Jul 2003 | B1 |
6606704 | Adiletta et al. | Aug 2003 | B1 |
6624819 | Lewis | Sep 2003 | B1 |
6625631 | Ruehle | Sep 2003 | B2 |
6631487 | Abramovici et al. | Oct 2003 | B1 |
6633181 | Rupp | Oct 2003 | B1 |
6657457 | Hanrahan et al. | Dec 2003 | B1 |
6658564 | Smith et al. | Dec 2003 | B1 |
6665758 | Frazier et al. | Dec 2003 | B1 |
6668237 | Guccione et al. | Dec 2003 | B1 |
6681388 | Sato et al. | Jan 2004 | B1 |
6687788 | Vorbach et al. | Feb 2004 | B2 |
6697979 | Vorbach et al. | Feb 2004 | B1 |
6704816 | Burke | Mar 2004 | B1 |
6708223 | Wang et al. | Mar 2004 | B1 |
6708325 | Cooke et al. | Mar 2004 | B2 |
6717436 | Kress et al. | Apr 2004 | B2 |
6721830 | Vorbach et al. | Apr 2004 | B2 |
6725334 | Barroso et al. | Apr 2004 | B2 |
6728871 | Vorbach et al. | Apr 2004 | B1 |
6745317 | Mirsky et al. | Jun 2004 | B1 |
6748440 | Lisitsa et al. | Jun 2004 | B1 |
6751722 | Mirsky et al. | Jun 2004 | B2 |
6754805 | Juan | Jun 2004 | B1 |
6757847 | Farkash et al. | Jun 2004 | B1 |
6757892 | Gokhale et al. | Jun 2004 | B1 |
6782445 | Olgiati et al. | Aug 2004 | B1 |
6785826 | Durham et al. | Aug 2004 | B1 |
6802026 | Patterson et al. | Oct 2004 | B1 |
6803787 | Wicker, Jr. | Oct 2004 | B1 |
6820188 | Stansfield et al. | Nov 2004 | B2 |
6829697 | Davis et al. | Dec 2004 | B1 |
6836842 | Guccione et al. | Dec 2004 | B1 |
6847370 | Baldwin et al. | Jan 2005 | B2 |
6859869 | Vorbach | Feb 2005 | B1 |
6868476 | Rosenbluth et al. | Mar 2005 | B2 |
6871341 | Shyr | Mar 2005 | B1 |
6874108 | Abramovici et al. | Mar 2005 | B1 |
6886092 | Douglass et al. | Apr 2005 | B1 |
6901502 | Yano et al. | May 2005 | B2 |
6928523 | Yamada | Aug 2005 | B2 |
6957306 | So et al. | Oct 2005 | B2 |
6961924 | Bates et al. | Nov 2005 | B2 |
6975138 | Pani et al. | Dec 2005 | B2 |
6977649 | Baldwin et al. | Dec 2005 | B1 |
7000161 | Allen et al. | Feb 2006 | B1 |
7007096 | Lisitsa et al. | Feb 2006 | B1 |
7010687 | Ichimura | Mar 2006 | B2 |
7028107 | Vorbach et al. | Apr 2006 | B2 |
7036114 | McWilliams et al. | Apr 2006 | B2 |
7038952 | Zack et al. | May 2006 | B1 |
7144152 | Rusu et al. | Dec 2006 | B2 |
7155708 | Hammes et al. | Dec 2006 | B2 |
7164422 | Wholey et al. | Jan 2007 | B1 |
7210129 | May et al. | Apr 2007 | B2 |
7216204 | Rosenbluth | May 2007 | B2 |
7237087 | Vorbach et al. | Jun 2007 | B2 |
7249351 | Songer et al. | Jul 2007 | B1 |
7254649 | Subramanian et al. | Aug 2007 | B2 |
7340596 | Crosland et al. | Mar 2008 | B1 |
7346644 | Langhammer et al. | Mar 2008 | B1 |
7350178 | Crosland et al. | Mar 2008 | B1 |
7382156 | Pani et al. | Jun 2008 | B2 |
7455450 | Liu et al. | Nov 2008 | B2 |
7595659 | Vorbach et al. | Sep 2009 | B2 |
7650448 | Vorbach et al. | Jan 2010 | B2 |
7657877 | Vorbach et al. | Feb 2010 | B2 |
7759968 | Hussein et al. | Jul 2010 | B1 |
7873811 | Wolinski et al. | Jan 2011 | B1 |
20010001860 | Beiu | May 2001 | A1 |
20010003834 | Shimonishi | Jun 2001 | A1 |
20010010074 | Nishihara et al. | Jul 2001 | A1 |
20010018733 | Fujii et al. | Aug 2001 | A1 |
20010032305 | Barry | Oct 2001 | A1 |
20020010853 | Trimberger et al. | Jan 2002 | A1 |
20020013861 | Adiletta et al. | Jan 2002 | A1 |
20020038414 | Taylor | Mar 2002 | A1 |
20020045952 | Blemel | Apr 2002 | A1 |
20020051482 | Lomp | May 2002 | A1 |
20020073282 | Chauvel et al. | Jun 2002 | A1 |
20020083308 | Pereira et al. | Jun 2002 | A1 |
20020099759 | Gootherts | Jul 2002 | A1 |
20020103839 | Ozawa | Aug 2002 | A1 |
20020124238 | Metzgen | Sep 2002 | A1 |
20020138716 | Master et al. | Sep 2002 | A1 |
20020143505 | Drusinsky | Oct 2002 | A1 |
20020144229 | Hanrahan | Oct 2002 | A1 |
20020147932 | Brock et al. | Oct 2002 | A1 |
20020152060 | Tseng | Oct 2002 | A1 |
20020156962 | Chopra et al. | Oct 2002 | A1 |
20020162097 | Meribout | Oct 2002 | A1 |
20020165886 | Lam | Nov 2002 | A1 |
20030001615 | Sueyoshi et al. | Jan 2003 | A1 |
20030014743 | Cooke et al. | Jan 2003 | A1 |
20030046607 | May et al. | Mar 2003 | A1 |
20030052711 | Taylor | Mar 2003 | A1 |
20030055861 | Lai et al. | Mar 2003 | A1 |
20030056062 | Prabhu | Mar 2003 | A1 |
20030056085 | Vorbach | Mar 2003 | A1 |
20030056091 | Greenberg | Mar 2003 | A1 |
20030056202 | May et al. | Mar 2003 | A1 |
20030061542 | Bates et al. | Mar 2003 | A1 |
20030062922 | Douglass et al. | Apr 2003 | A1 |
20030070059 | Dally et al. | Apr 2003 | A1 |
20030086300 | Noyes et al. | May 2003 | A1 |
20030093662 | Vorbach et al. | May 2003 | A1 |
20030097513 | Vorbach et al. | May 2003 | A1 |
20030123579 | Safavi et al. | Jul 2003 | A1 |
20030135686 | Vorbach et al. | Jul 2003 | A1 |
20030154349 | Berg et al. | Aug 2003 | A1 |
20030192032 | Andrade et al. | Oct 2003 | A1 |
20030226056 | Yip et al. | Dec 2003 | A1 |
20040015899 | May et al. | Jan 2004 | A1 |
20040025005 | Vorbach et al. | Feb 2004 | A1 |
20040039880 | Pentkovski et al. | Feb 2004 | A1 |
20040078548 | Claydon et al. | Apr 2004 | A1 |
20040088689 | Hammes | May 2004 | A1 |
20040088691 | Hammes et al. | May 2004 | A1 |
20040168099 | Vorbach et al. | Aug 2004 | A1 |
20040199688 | Vorbach et al. | Oct 2004 | A1 |
20050066213 | Vorbach et al. | Mar 2005 | A1 |
20050091468 | Morita et al. | Apr 2005 | A1 |
20050144210 | Simkins et al. | Jun 2005 | A1 |
20050144212 | Simkins et al. | Jun 2005 | A1 |
20050144215 | Simkins et al. | Jun 2005 | A1 |
20060036988 | Allen et al. | Feb 2006 | A1 |
20060230094 | Simkins et al. | Oct 2006 | A1 |
20060230096 | Thendean et al. | Oct 2006 | A1 |
20070050603 | Vorbach et al. | Mar 2007 | A1 |
20070083730 | Vorbach et al. | Apr 2007 | A1 |
20080313383 | Morita et al. | Dec 2008 | A1 |
20090085603 | Paul et al. | Apr 2009 | A1 |
20090193384 | Sima et al. | Jul 2009 | A1 |
20100306602 | Kamiya et al. | Dec 2010 | A1 |
Number | Date | Country |
---|---|---|
42 21 278 | Jan 1994 | DE |
44 16 881 | Nov 1994 | DE |
38 55 673 | Nov 1996 | DE |
196 51 075 | Jun 1998 | DE |
196 54 593 | Jul 1998 | DE |
196 54 595 | Jul 1998 | DE |
196 54 846 | Jul 1998 | DE |
197 04 044 | Aug 1998 | DE |
197 04 728 | Aug 1998 | DE |
197 04 742 | Sep 1998 | DE |
198 22 776 | Mar 1999 | DE |
198 07 872 | Aug 1999 | DE |
198 61 088 | Feb 2000 | DE |
199 26 538 | Dec 2000 | DE |
100 28 397 | Dec 2001 | DE |
100 36 627 | Feb 2002 | DE |
101 29 237 | Apr 2002 | DE |
102 04 044 | Aug 2003 | DE |
0 208 457 | Jan 1987 | EP |
0 221 360 | May 1987 | EP |
0 398 552 | Nov 1990 | EP |
0 428 327 | May 1991 | EP |
0 463 721 | Jan 1992 | EP |
0 477 809 | Apr 1992 | EP |
0 485 690 | May 1992 | EP |
0 497 029 | Aug 1992 | EP |
0 539 595 | May 1993 | EP |
0 638 867 | Aug 1994 | EP |
0 628 917 | Dec 1994 | EP |
0 678 985 | Oct 1995 | EP |
0 686 915 | Dec 1995 | EP |
0 696 001 | Feb 1996 | EP |
0 707 269 | Apr 1996 | EP |
0 726 532 | Aug 1996 | EP |
0 735 685 | Oct 1996 | EP |
0 746 106 | Dec 1996 | EP |
0 748 051 | Dec 1996 | EP |
0 926 594 | Jun 1999 | EP |
1 061 439 | Dec 2000 | EP |
1 115 204 | Jul 2001 | EP |
1 146 432 | Oct 2001 | EP |
1 669 885 | Jun 2006 | EP |
2 752 466 | Feb 1998 | FR |
2 304 438 | Mar 1997 | GB |
58-058672 | Apr 1983 | JP |
10-44571 | Feb 1989 | JP |
1-229378 | Sep 1989 | JP |
2-130023 | May 1990 | JP |
2-226423 | Sep 1990 | JP |
5-265705 | Oct 1993 | JP |
5-276007 | Oct 1993 | JP |
5-509184 | Dec 1993 | JP |
6-266605 | Sep 1994 | JP |
7-086921 | Mar 1995 | JP |
7-154242 | Jun 1995 | JP |
8-148989 | Jun 1995 | JP |
7-182160 | Jul 1995 | JP |
7-182167 | Jul 1995 | JP |
8-044581 | Feb 1996 | JP |
8-069447 | Mar 1996 | JP |
8-101761 | Apr 1996 | JP |
8-102492 | Apr 1996 | JP |
8-106443 | Apr 1996 | JP |
8-221164 | Aug 1996 | JP |
8-250685 | Sep 1996 | JP |
9-027745 | Jan 1997 | JP |
9-237284 | Sep 1997 | JP |
9-294069 | Nov 1997 | JP |
11-046187 | Feb 1999 | JP |
11-184718 | Jul 1999 | JP |
11-307725 | Nov 1999 | JP |
2000-076066 | Mar 2000 | JP |
2000-181566 | Jun 2000 | JP |
2000-201066 | Jul 2000 | JP |
2000-311156 | Nov 2000 | JP |
2001-500682 | Jan 2001 | JP |
2001-167066 | Jun 2001 | JP |
2001-510650 | Jul 2001 | JP |
2001-236221 | Aug 2001 | JP |
2002-0033457 | Jan 2002 | JP |
3-961028 | Aug 2007 | JP |
WO9004835 | May 1990 | WO |
WO9011648 | Oct 1990 | WO |
WO9201987 | Feb 1992 | WO |
WO9311503 | Jun 1993 | WO |
WO9406077 | Mar 1994 | WO |
WO9408399 | Apr 1994 | WO |
WO9526001 | Sep 1995 | WO |
WO9810517 | Mar 1998 | WO |
WO9826356 | Jun 1998 | WO |
WO9828697 | Jul 1998 | WO |
WO9829952 | Jul 1998 | WO |
WO9831102 | Jul 1998 | WO |
WO9835294 | Aug 1998 | WO |
WO9835299 | Aug 1998 | WO |
WO9900731 | Jan 1999 | WO |
WO9900739 | Jan 1999 | WO |
WO9912111 | Mar 1999 | WO |
WO9932975 | Jul 1999 | WO |
WO9940522 | Aug 1999 | WO |
WO9944120 | Sep 1999 | WO |
WO9944147 | Sep 1999 | WO |
WO0017771 | Mar 2000 | WO |
WO0038087 | Jun 2000 | WO |
WO0045282 | Aug 2000 | WO |
WO0049496 | Aug 2000 | WO |
WO0077652 | Dec 2000 | WO |
WO0155917 | Aug 2001 | WO |
WO0213000 | Feb 2002 | WO |
WO0229600 | Apr 2002 | WO |
WO0250665 | Jun 2002 | WO |
WO02071196 | Sep 2002 | WO |
WO02071248 | Sep 2002 | WO |
WO02071249 | Sep 2002 | WO |
WO02103532 | Dec 2002 | WO |
WO03017095 | Feb 2003 | WO |
WO03023616 | Mar 2003 | WO |
WO03025781 | Mar 2003 | WO |
WO03036507 | May 2003 | WO |
WO03091875 | Nov 2003 | WO |
WO2004053718 | Jun 2004 | WO |
WO2004114128 | Dec 2004 | WO |
WO2005045692 | May 2005 | WO |
WO 2007030395 | Mar 2007 | WO |
Number | Date | Country | |
---|---|---|---|
20100023796 A1 | Jan 2010 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10469909 | US | |
Child | 12257075 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 12257075 | Oct 2008 | US |
Child | 12570984 | US |