1. Field of the Invention
The present invention is directed to analog signal receivers and, more particularly, to methods and systems for equalizing (e.g., minimizing distortions within) analog data signals.
2. Background Art
Conventional signal propagation mediums, such as conventional backplane material (e.g., FR4) and conventional wires (e.g., IEEE 1394 “firewire),” are generally suitable for lower data rate signals, up to about 622 megabits per second. At higher frequencies, however, data signals are increasingly subject to frequency band-limiting distortions such as inter-symbol interference.
Inter-symbol interference results, in part, from unsettled response times following signal state changes. In other words, when a first state change does not settle before a second state change, the state changes can begin to overlap and can become more difficult to distinguish from one another.
A conventional approach compensates for inter-symbol interference with pre-emphasis, which boosts signal amplitudes prior to transmission. Pre-emphasis techniques typically require prior knowledge of signal paths. When an integrated circuit (“IC”) is intended to be used in multiple systems, the IC needs to be pre-programmed for various system characterizations. This is costly, time-consuming, and inefficient. Pre-emphasis also typically causes electromagnetic interference problems such as impedance mismatching and other reflective problems,
What is needed is a method and system for minimizing frequency band-limiting distortions, such as inter-symbol interference, in analog data signals. What is also needed is a method and system for adaptively minimizing frequency band-limiting distortions, such as inter-symbol interference, in analog data signals.
The present invention is directed to methods and systems for minimizing distortions in an analog data signal at a receive end.
In an embodiment, the invention adapts equalization parameters to a signal path associated with the analog data signal. Adaptive control logic is implemented with analog and/or digital components.
In an embodiment, the invention equalizes a discreet-time analog representation of an analog data signal. In an embodiment, the invention equalizes a discreet-time analog representation of an analog data signal using digital controls.
In an embodiment, a resultant equalized analog data signal is digitized.
In an example implementation, an analog data signal is sampled, a quality of the samples is measured, and one or more equalization parameters are adjusted with digital controls as needed to minimize distortion of the samples. The equalized samples are then digitized.
The present invention is suitable for lower rate analog data signals and multi-gigabit data rate analog signals.
I. Introduction
Conventional backplane materials, such as FR4, and conventional wires such as IEEE 1494 “firewire,” are suitable for lower data rates up to about 622 megabits per second. At higher data rates, however, data signals are increasingly subject to frequency band-limiting distortion, such as inter-symbol distortion, inter-channel interference, attenuation, cross-talk, etc.
Signals corresponding to the eye diagrams as illustrated in
In accordance with the invention, inter-symbol distortion of an analog data signal is minimized through equalization of the received analog data signal. In other words, the present invention opens the eye of the received analog data signal.
Similarly,
In accordance with the present invention, analog receive equalization minimizes differences between amplitudes of the analog data signal 1200 just after transitions (e.g., 1202, 1204), and amplitudes of the analog data signal at steady state (e.g., 1206).
II. Analog Equalization
An analog data receiver in accordance with the present invention can be implemented in one or more of a variety of receiver environments. Various example receiver environments are illustrated and/or described herein in which the present invention can be implemented. The present invention is not, however, limited to the example environments illustrated and/or described herein. Based on the illustrations and description herein, one skilled in the relevant art(s) will understand that the present invention can be implemented in other environments and systems as well. Such other environments and systems are within the scope of the present invention.
In an embodiment, the equalizer 106 is adapts in real time to a signal path associated with the analog data signal 102, and/or to changing distortions. Alternatively, the equalizer 106 is implemented to provide a fixed amount of equalization.
In an embodiment, the equalizer 106 adapts to minimize inter-symbol distortion that arises from various transmission paths including, without limitation, various lengths of IEEE 1394 “firewire,” FR4 backplane material, and other conventional and non-conventional sources of inter-symbol distortion. In an adaptive implementation, the equalizer 106 does not require prior knowledge of signal paths and thus can be utilized in a variety of conventional systems without substantial re-design of the existing systems.
In an embodiment, the equalizer 106 is implemented with one or more filters. Generally, filters designed for high data rate analog signals are expensive to implement. However, the present invention provides adaptive hybrid analog/digital high data rate filtering methods and systems that are uncomplicated and inexpensive to implement.
The equalizer 106 is suitable for non-return to zero (“NRZ”) protocols as well as other protocols.
In an embodiment, the receiver 100 outputs the equalized analog data signal 104. Alternatively, or additionally, the receiver 100 converts the equalized analog data signal 104 to one or more digital signals which can include, without limitation, one or more serial digital data signals and/or one or more parallel digital data signals.
For example,
The optional quantizer 202, and/or other digitizing methods and/or systems, can be utilized in a variety of receiver embodiments including, without limitation, receiver embodiments described and/or illustrated herein. However, the present invention, can be implemented without digitizing the equalized analog signal 104.
In an embodiment, the equalizer 106 operates directly on the analog data signal 102. Alternatively, the equalizer 106 operates on discreet-time analog “slices” or “samples” of the analog data signal 102. Because each slice or sample is a substantially' constant analog level, the optional equalizer 202 equalizes higher data rate signals as well as lower data rate signals. Methods and systems for discreet-time equalization of the analog data signal 102 are described below.
The present invention can be implemented within a variety of types of transceivers.
In a typical implementation, the analog receiver 100 receives and equalizes the analog data signal 102 and optionally converts it to one or more digital data signals 204. The one or more digital data signals 204 are provided to a digital data processor 404, which can include, without limitation, logic, computer program instructions, digital signal processing hardware and/or software, routing hardware and/or software, and the like.
One or more digital data signals 406 are provided to the analog data transmitter 402, which converts the one or more digital data signals 406 to one or more analog data signals 408.
U.S. provisional application titled, “High-Speed Serial Transceiver,” Ser. No. 60/200,813, filed Apr. 28, 2000;
U.S. non-provisional patent application titled, “Phase Interpolator Device and Method,” Ser. No. 09/844,266, filed Apr. 30, 2001;
U.S. non-provisional patent application titled, “Timing Recovery and Phase Tracking System and Method,” Ser. No. 09/844,296, filed Apr. 30, 2001;
U.S. non-provisional patent application titled, “Timing Recovery and Frequency Tracking System and Method,” Ser. No. 09/844,432, filed Apr. 30, 2001; and
U.S. non-provisional patent application titled, “High-Speed Serial Data Transceiver and Related Methods,” Ser. No. 09/844,441, filed Apr. 30, 2001;
all of which are incorporated herein by reference in their entireties.
In an embodiment, the present invention is implemented in a multi-datapath environment including, without limitation, staggered-timing multi-path embodiments. Staggered-timing multi-path embodiments are useful, for example, where the analog data signal 102 is a higher data rate analog signal (e.g., multi-gigabit data rate signal).
For example,
Referring to
Referring back to
In an embodiment, the present invention is implemented as a signal router. A signal router can be used to route one or more information signals between a plurality of components.
Each interfacing circuit board 1006 includes a finite number of connections to the front panel 1002 for receiving and/or transmitting signals from/to external devices. Additional interfacing circuit boards 1006 can be utilized to accommodate additional external devices. The backplane 1004 permits the router 1000 to route signals between multiple interfacing circuit boards 1006. In other words, the backplane 1004 permits the router 1000 to route signals between external devices that are coupled to different interfacing circuit boards 1006.
Interfacing circuit boards 1006 can include a variety of digital and/or analog components. When multiple interfacing circuit boards 1006 are utilized, two or more of them can be similar and/or dissimilar. The interfacing circuit boards 1006 illustrated in
Example interfacing circuit board 1006A is now described. Interfacing circuit board 1006A optionally includes one or more interface components 1008 that receive and/or buffer one or more signals received from external devices through the front panel 1002. In the illustrated example, the interface component 1008 receives an optical signal 1001 from the front panel 1002. Accordingly, in this embodiment, interfacing component 1008 includes one or more optical converters that convert the optical signal 1001 to an electrical analog data signal, illustrated here as an analog serial data signal 1012. Additionally, or alternatively, interfacing component 1008 sends and/or receives one or more other analog data signals 1014A-n to/from other external devices through the front panel 1002. Additionally, or alternatively, interfacing component 1008 sends and/or receives one or more of the signals 1014A-n to/from somewhere other than the front panel 1002.
The serial analog data signal 1012 is provided from the interfacing component 1008 to a transceiver 1010, which can be implemented as one or more of transceivers 400 (
Within the transceiver 1010, one or more receivers 100 equalizes and converts the serial analog data signal 1012 to one or more digital data signals, illustrated here as parallel digital data signals 1016. In an example embodiment, one or more receivers 100 within the transceiver 1010 converts the analog serial data signal 1012 to four ten bit words.
The parallel digital data signals 1016 are optionally provided to a switch fabric 1018, which can be a programmable switch fabric. The optional switch fabric 1018 provides any of a variety of functionalities.
The optional switch fabric 1018 outputs parallel digital data signals 1020 to second transceiver 1022, which can be implemented as one or more of transceivers 400 (
One or more receivers 100 within the transceiver 1022 receives analog data signals 1024 from the backplane 1004, digitizes them, and converts them to parallel digital data signals 1020. The parallel digital data signals 1020 are provided to the switch fabric 1018, which provides any of a variety of functionalities. The switch fabric 1018 outputs parallel digital data signals 1016 to one or more transmitters 402 within the transceiver 1010, which converts them to analog data signals for transmission to an external devices, possibly through the interface component 1008 and the front panel 1002.
Additional interface circuit boards 1006n operate in a similar fashion. Alternatively, one or more of the interface circuit boards 1006A-n are configured with more or less than the functionality described above. For example, in an embodiment, one or more of the interface circuit boards 1006A-n are configured to receive analog data signals from the front panel 1002 and to provide them to the backplane 1004, but not to receive analog data signals 1024 from the backplane 1004. Alternatively, or additionally, one or more of the interface circuit boards 1006A-n are configured to receive analog data signals 1024 from the backplane 1004 and provide them to the front panel, 1002 but not to receive analog data signals from the front panel 1002.
III. Adaptive Equalization Control
In an embodiment, equalization parameters adapt in real time. This permits a receiver to adapt to a variety of signal paths. This also permits multiple parallel receivers to independently adapt to their respective associated signal paths. In
The quality measuring and adaptive control module 1402 can be implemented with analog and/or digital circuits and can be implemented to output analog and/or digital equalizer control signals 1404. Example implementations of the quality measuring and adaptive control module 1402 are described below.
VI. Example Equalizer Embodiments
Generally, high data rate filters are expensive to implement. However, the present invention provides filtering methods and systems, including adaptive hybrid analog/digital high frequency filtering methods and systems, that are uncomplicated and inexpensive to implement.
For example,
In an embodiment, the one or more FIR filters 1412 are implemented as analog FIR filters. For example,
V. Discreet-Time Analog Equalization
In an embodiment, the present invention equalizes discreet-time analog samples of the analog data signal 102.
Referring to
Referring to
In operation, the sampler 1500 samples the analog data signal 102 in accordance with the Nyquist theorem and the discreet-time analog FIR 1416 operates on discreet-time analog samples 1504 of the analog data signal 102.
When the receiver 100 is implemented with one or more discreet-time filters 1416 and the optional quantizer 202, the quantizer 202 generally has better sensitivity because the discreet-time analog samples can be quantized over a longer period of time. Thus even a very low voltages can be detected by quantizer.
The discreet-time analog FIR filter 1416 can be implemented in any of a variety of ways.
In
The output of the variable weight 1924 is subtracted from the output of the first weight 1920 in a combiner 1926.
In
Phase path 704 preferably takes into account any path delay in the data path 702. One way to take into account delay in data path 702 is to determine the path delay in the data path 702 and design the phase path 704 accordingly.
Alternatively, the data path 702 and the phase path 704 are made substantially similar to one another so that they have substantially similar path delays. In such an embodiment, phase and frequency correction developed by the phase path 704 inherently corrects for any path delay in the data path 702.
For example,
VI. Example Implementations of the Quality Measuring and Adaptive Control Module
Where the measuring module 2002 is implemented with digital circuitry, an optional analog-to-digital converter (“ADC”) 2004 converts the equalized analog data signal 104 to a multi-level digital representation 2008 of the equalized analog data signal 104, for use by the measuring module 2002. The multi-level digital representation 2008 is also referred to herein as a soft decision 2008.
Alternatively, digital conversion can be performed within the measuring module 2002, between the measuring module 2002 and the equalizer control module 2006, or within the equalizer control module 2006. Alternatively, where the quality measuring and adaptive control module 1402 is implemented entirely with analog components, the optional ADC 2004 is omitted.
In a discreet-time analog embodiment, the optional ADC 2004 can be operated at a sub-sample rate with respect to the sampler 1500. In other words, the ADC 2004 operates on fewer than every equalized sample from the discreet-time analog FIR filter 1416. For example, in an embodiment, the ADC 2004 operates on every eighth equalized sample from the discreet-time analog FIR filter 1416.
Alternatively, in order to avoid lock-up on certain data patters, the ADC 2004 sub-sample rate is periodically changed to one or more other sub-sample rates. For example, the ADC 2004 can be operated at a first sub-sample rate (e.g. 1/8) for a period of time and then operated at a second sub-sample rate (e.g. 1/7) for another period of time. Following that, operation of the ADC 2004 can revert back to the first sub-sample rate or can be changed to a third sub-sample rate. Any number of different sub-sample rates and/or periods can be utilized. Changes to the sub-sample rate and/or the periods that the sub-sample rates are utilized can be the same or different. Changes to the sub-sample rates and/or periods can be random or ordered.
The invention is not, however, limited to these example embodiments. Based on the description herein, one skilled in the relevant art(s) will understand the ADC 2004 can operate on every equalized sample from the FIR filter 1416, or any subset and/or off-set thereof.
In an embodiment, the quality measuring and adaptive control module 1402 can be implemented to output one or more analog and/or digital equalizer control signals 1404. Where the quality measuring and adaptive control module 1402 is implemented to output one or more digital equalizer control signals 1404, the invention essentially provides digitally controlled equalization of an analog data signal.
Where the quality measuring and adaptive control module 1402 is implemented to output one or more digital equalizer control signals 1404, and the equalizer includes a discreet-time analog FIR filter 1416 (
In an embodiment, the receiver 100 includes the optional quantizer 202, the quality measuring and adaptive control module 1402 optionally receives the digital data signal 204, and the quality measuring and adaptive control module 1402 compares the equalized analog data signal 104 with the digitized data signal 204. In an example implementation of such an embodiment, the measuring and adaptive control module 1402 utilizes a least-means-squared (“LMS”) algorithm to adaptively control the equalizer 106. For example, the LMS algorithm can provide tap updates for the FIR filter 1412 (
Where the quality measure and adaptive control module 1402 receives the equalized analog data signal 104 and the hard decision 204, the quality measure and adaptive control module 1402 optionally converts the equalized analog data signal 104 to the soft decision 2008 to compare it with the hard decision 204, utilizing, for example, the LMS algorithm.
Alternatively, the quality measuring and adaptive control module 1402 compares the equalized analog data signal 104 to the hard decision 204 without converting the equalized analog data signal 104 to a digital soft decision.
The present invention is not limited to LMS embodiments.
In an embodiment, the quality measuring and adaptive control module 1402 generates equalizer control signals 1404 without utilizing feedback from the quantizer 202.
Referring to
A control logic module 2112 determines whether a portion of the equalized analog data signal 104 is a steady state soft portion or a post-transition portion.
A switching system 2110 directs the amplitudes of the equalized analog data signal 104 to a transition path 2114 or a no-transition path 2116, according to controls from the control logic module 2112. In an embodiment, the control logic module 2112 is part of the phase path 704.
Transition path 2114 and no-transition path 2116 sample and integrate the amplitudes of the equalized analog data signal 104 to obtain average values of post-transition and steady state portions, respectively. A combiner 2118 outputs an average difference 2120 between the average post-transition and steady state values.
The average difference 2120 is provided to the ADC 2004, which outputs a digital representation 2122 of the average difference 2120. In an embodiment, the ADC 2004 is implemented as a high/med/low system that compares the average difference 2120 with a plurality of pre-determined values, whereby the ADC 2004 outputs a thermometer code that indicates which, if any, of the plurality of pre-determined values are exceeded by the average difference 2120.
Referring to
The elements described above can be implemented in hardware, software, firmware, and combinations thereof. The elements described above can be implemented with analog and/or digital circuits. For example, integration can be performed digitally with accumulators.
In an embodiment, the invention utilizes transconductors, or current sources. For example, in an embodiment of the discreet-time analog system
The example implementations of the discreet-time analog FIR filter 1416 described and illustrated herein are provided for illustrative purposes only. Based on the description herein, one skilled in the relevant art(s) will understand that the discreet-time analog FIR filter 1416 can be implemented in a variety of other ways. For example, and without limitation, additional taps can be utilized, fixed weight 1920 can be replaced with an variable weight, and/or variable weight 1924 can be replaced with a fixed weight. Where the discreet-time analog FIR filter 1416 is implemented with fixed weights only, the equalizer 106 is referred to herein as a fixed-weight equalizer.
VII. Multi-Path Adaptive Equalization
Multi-path embodiments can be implemented to control the discreet-time analog FIR filter 1416 based on the equalized analog data signal 104 and/or the digital data signal 204, as described above.
In a discreet-time analog multi-path receiver embodiment, one or more quality measure and adaptive control modules 1402 can be utilized. For example, in
Where four data paths 702A-D are implemented, and where the quality measure and adaptive control module 1402 operates on every eighth sample of the equalized analog data signal 104A, as described above, the quality measure and adaptive control module 1402 effectively operates on every thirty-second sample of the analog data signal 102.
The invention is not, however, limited to these example embodiments. Based on the description herein, one skilled in the relevant art(s) will understand that other embodiments can be implemented. For example, any number of data paths 702 can be implemented. Also, the quality measure and adaptive control module 1402 can operate on every sample of the equalized analog data signal 104A, or any sub-set thereof. Similarly, the quality measure and adaptive control module 1402 can operate on samples from other data paths 702B-n in addition to and/or alternative to the samples from data path 702A.
In an embodiment, the discreet-time analog multi-path receiver 2200 automatically switches between single data path operation and staggered multi-path operation depending upon the data rate, without user input.
In an embodiment, the discreet-time analog multi-path receiver 2200 utilizes transconductances, or current sources, as described above.
VII. Implementation in the Example Environments
One or more receivers in accordance with the invention can be implemented in any of the example environments illustrated in
Referring to FIG, 10, for example, one or more receivers 100, implemented in accordance with the invention, can be implemented as part of the router 1000. For example, in an embodiment, transceiver 1022 includes a plurality of receivers 100, implemented in accordance with the present invention, wherein each receiver 100 receives a different one of the analog data signals 1024 from the backplane 1004. Each receiver 100 adapts to the signal path associated with its respective analog data signal 1024, in accordance with the invention.
In an embodiment, one or more transceivers 1010 and/or 1022 in accordance with the present invention are implemented on an application specific integrated circuit (“ASIC”) that includes the switch fabric 1018.
In an embodiment, one or more receivers according to the present invention are implemented on an integrated circuit (“IC”) chip.
In an embodiment, one or more multi-path receivers according to the present invention are implemented on an integrated circuit (“IC”) chip.
For example,
The IC chip 2302 can be implemented as one or more of the receivers 100 in the router 1000 illustrated in
In an embodiment, IC chip 2302 further the switch fabric 1018.
IX. Example Methods for Adaptive Equalization
In an embodiment, steps 2502-2508 are performed at a sub-sample rate relative to the sampling of step 2402.
In an embodiment, steps 2502-2508 are performed at an off-set of a sub-sample rate relative to the sampling of step 2402.
In an embodiment, step 2602 is performed at a sub-sample rate relative to the sampling of step 2402.
In an embodiment, step 2602 is performed at an off-set of a sub-sample rate relative to the sampling of step 2402.
In an embodiment, steps 2704, 2706 and 2708 are performed by averaging.
In an embodiment, steps 2704, 2706 and 2708 are performed by accumulating.
In an embodiment, step 2804 is performed at a sub-sample rate relative to the sampling of step 2802.
In an embodiment, step 2804 is performed at an off-set of a sub-sample rate relative to the sampling of step 2802.
In an embodiment, the flowchart 2800 performed with one or more of the steps illustrated in one or more of the flowcharts 2500-2700.
In an embodiment, step 2908 is performed at a sub-sample rate relative to the sampling of step 2902.
In an embodiment, step 2908 is performed at an off-set of a sub-sample rate relative to the sampling of step 2902.
In an embodiment, the flowchart 2900 performed with one or more of the steps illustrated in one or more of the flowcharts 2500-2700.
In an embodiment, step 3006 is performed at a sub-sample rate relative to the sampling of step 3002.
In an embodiment, step 3006 is performed at an off-set of a sub-sample rate relative to the sampling of step 3002.
In an embodiment, the flowchart 3000 performed with one or more of the steps illustrated in one or more of the flowcharts 2500-2700.
X. Conclusions
The present invention has been described above with the aid of functional building blocks illustrating the performance of specified functions and relationships thereof. The boundaries of these functional building blocks have been arbitrarily defined herein for the convenience of the description. Alternate boundaries can be defined so long as the specified functions and relationships thereof are appropriately performed. Any such alternate boundaries are thus within the scope and spirit of the claimed invention. One skilled in the art will recognize that these functional building blocks can be implemented by discrete components, application specific integrated circuits, processors executing appropriate software and the like or any combination thereof.
While various embodiments of the present invention have been described above, it should be understood that they have been presented by way of example only, and not limitation. Thus, the breadth and scope of the present invention should not be limited by any of the above-described exemplary embodiments, but should be defined only in accordance with the following claims and their equivalents.
This application is a continuation of U.S. application Ser. No. 11/976,185, filed on Oct. 22, 2007, now allowed, which is a continuation of U.S. application Ser. No. 09/844,283, filed Apr. 30, 2001, now U.S. Pat. No. 7,286,597, which claims the benefit of U.S. Provisional Application No. 60/200,813, filed Apr. 28, 2000, each of which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
3749845 | Fraser | Jul 1973 | A |
4126853 | Frerking | Nov 1978 | A |
4218756 | Fraser | Aug 1980 | A |
4500954 | Duke et al. | Feb 1985 | A |
4620180 | Carlton | Oct 1986 | A |
4633226 | Black, Jr. | Dec 1986 | A |
4763319 | Rozenblit | Aug 1988 | A |
4910713 | Madden et al. | Mar 1990 | A |
4916717 | Sackman, III et al. | Apr 1990 | A |
4918734 | Muramatsu et al. | Apr 1990 | A |
4989074 | Matsumoto | Jan 1991 | A |
5022057 | Nishi et al. | Jun 1991 | A |
5150380 | Okanoue | Sep 1992 | A |
5235671 | Mazor | Aug 1993 | A |
5247541 | Nakai | Sep 1993 | A |
5272476 | McArthur et al. | Dec 1993 | A |
5313501 | Thacker | May 1994 | A |
5394402 | Ross | Feb 1995 | A |
5396224 | Dukes et al. | Mar 1995 | A |
5414830 | Marbot | May 1995 | A |
5467464 | Oprescu et al. | Nov 1995 | A |
5485490 | Leung et al. | Jan 1996 | A |
5526361 | Hedberg | Jun 1996 | A |
5550546 | Noneman et al. | Aug 1996 | A |
5550860 | Georgiou et al. | Aug 1996 | A |
5554945 | Lee et al. | Sep 1996 | A |
5561665 | Matsuoka et al. | Oct 1996 | A |
5574724 | Bales et al. | Nov 1996 | A |
5574756 | Jeong | Nov 1996 | A |
5579346 | Kanzaki | Nov 1996 | A |
5583859 | Feldmeier | Dec 1996 | A |
5614855 | Lee et al. | Mar 1997 | A |
5633899 | Fiedler et al. | May 1997 | A |
5650954 | Minuhin | Jul 1997 | A |
5703905 | Langberg | Dec 1997 | A |
5742604 | Edsall et al. | Apr 1998 | A |
5757770 | Lagoutte et al. | May 1998 | A |
5757857 | Buchwald | May 1998 | A |
5758078 | Kurita et al. | May 1998 | A |
5768268 | Kline et al. | Jun 1998 | A |
5822143 | Cloke et al. | Oct 1998 | A |
5848109 | Marbot et al. | Dec 1998 | A |
5852629 | Iwamatsu | Dec 1998 | A |
5854714 | Reed et al. | Dec 1998 | A |
5870438 | Olafsson | Feb 1999 | A |
5881107 | Tennerinac et al. | Mar 1999 | A |
5881108 | Herzberg et al. | Mar 1999 | A |
5892922 | Lorenz | Apr 1999 | A |
5931898 | Khoury | Aug 1999 | A |
5945862 | Donnelly et al. | Aug 1999 | A |
5949820 | Shih et al. | Sep 1999 | A |
5953338 | Ma et al. | Sep 1999 | A |
5966415 | Bliss et al. | Oct 1999 | A |
9915339 | Bazes et al. | Nov 1999 | |
6002279 | Evans et al. | Dec 1999 | A |
6005445 | Katakura | Dec 1999 | A |
6009534 | Chiu et al. | Dec 1999 | A |
6016082 | Cruz et al. | Jan 2000 | A |
6035409 | Gaudet | Mar 2000 | A |
6038269 | Raghavan | Mar 2000 | A |
6041090 | Chen | Mar 2000 | A |
6097722 | Graham et al. | Aug 2000 | A |
6122336 | Anderson | Sep 2000 | A |
6134268 | McCoy | Oct 2000 | A |
6166572 | Yamaoka | Dec 2000 | A |
6167077 | Ducaroir et al. | Dec 2000 | A |
6216148 | Moran et al. | Apr 2001 | B1 |
6223270 | Chesson et al. | Apr 2001 | B1 |
6247138 | Tamura et al. | Jun 2001 | B1 |
6266799 | Lee et al. | Jul 2001 | B1 |
6275880 | Quinlan et al. | Aug 2001 | B1 |
6285726 | Gaudet | Sep 2001 | B1 |
6289057 | Velez et al. | Sep 2001 | B1 |
6289063 | Duxbury | Sep 2001 | B1 |
6307906 | Tanji et al. | Oct 2001 | B1 |
6329859 | Wu | Dec 2001 | B1 |
6345301 | Burns et al. | Feb 2002 | B1 |
6359486 | Chen | Mar 2002 | B1 |
6380774 | Saeki | Apr 2002 | B2 |
6397042 | Prentice et al. | May 2002 | B1 |
6397048 | Toda | May 2002 | B1 |
6404525 | Shimomura et al. | Jun 2002 | B1 |
6456672 | Uchiki et al. | Sep 2002 | B1 |
6466098 | Pickering | Oct 2002 | B2 |
6493343 | Garcia et al. | Dec 2002 | B1 |
6493397 | Takahashi et al. | Dec 2002 | B1 |
6498694 | Shah | Dec 2002 | B1 |
6509773 | Buchwald et al. | Jan 2003 | B2 |
6526112 | Lai | Feb 2003 | B1 |
6552619 | Shastri | Apr 2003 | B2 |
6563889 | Shih et al. | May 2003 | B1 |
6567489 | Glover | May 2003 | B1 |
6583942 | Seng et al. | Jun 2003 | B2 |
6621862 | Dabell | Sep 2003 | B1 |
6678842 | Shafer et al. | Jan 2004 | B1 |
6697868 | Craft et al. | Feb 2004 | B2 |
6744330 | Jones et al. | Jun 2004 | B1 |
6775328 | Segaram | Aug 2004 | B1 |
6791388 | Buchwald et al. | Sep 2004 | B2 |
6822940 | Zavalkovsky et al. | Nov 2004 | B1 |
6862621 | Takada et al. | Mar 2005 | B2 |
6952431 | Dally et al. | Oct 2005 | B1 |
6957269 | Williams et al. | Oct 2005 | B2 |
7016449 | Buchwald et al. | Mar 2006 | B2 |
7149266 | Imamura et al. | Dec 2006 | B1 |
7167517 | Farjad-Rad et al. | Jan 2007 | B2 |
7187723 | Kawanabe | Mar 2007 | B1 |
7227918 | Aung et al. | Jun 2007 | B2 |
7286597 | Buchwald et al. | Oct 2007 | B2 |
20020012152 | Agazzi et al. | Jan 2002 | A1 |
20020018444 | Cremin et al. | Feb 2002 | A1 |
20020034222 | Buchwald et al. | Mar 2002 | A1 |
20020039395 | Buchwald et al. | Apr 2002 | A1 |
20020044617 | Buchwald et al. | Apr 2002 | A1 |
20020044618 | Buchwald et al. | Apr 2002 | A1 |
20020080898 | Agazzi et al. | Jun 2002 | A1 |
20030086515 | Trans et al. | May 2003 | A1 |
20040212416 | Buchwald et al. | Oct 2004 | A1 |
20060176946 | Yamaguchi | Aug 2006 | A1 |
20080056344 | Hidaka | Mar 2008 | A1 |
20100046601 | Momtaz et al. | Feb 2010 | A1 |
Number | Date | Country |
---|---|---|
0 483 439 | May 1992 | EP |
0 515 074 | Nov 1992 | EP |
0 805 447 | Nov 1997 | EP |
0 909 035 | Apr 1999 | EP |
1 006 697 | Jun 2000 | EP |
1 063 809 | Dec 2000 | EP |
1 139 619 | Oct 2001 | EP |
0 909 035 | Oct 2007 | EP |
2 336 074 | Jun 1999 | GB |
2 336 075 | Jun 1999 | GB |
WO 9007243 | Jun 1990 | WO |
WO 9742731 | Nov 1997 | WO |
WO 9917452 | Apr 1999 | WO |
WO 0070802 | Nov 2000 | WO |
WO 0129991 | Apr 2001 | WO |
WO 0154317 | Jul 2001 | WO |
WO 0165788 | Sep 2001 | WO |
WO 0184 724 | Nov 2001 | WO |
WO 0184702 | Nov 2001 | WO |
WO 0213424 | Feb 2002 | WO |
WO 02071616 | Sep 2002 | WO |
Entry |
---|
10GBPS Serial High-Speed Transceiver/Backplane Serdes, BCM5500 Product Brief, Broadcom Corporation, Irvine, CA, 1999, 2 pages. |
10 Gigabit Ethernet CMOS Transceiver Over Fiber, BCM8010 Product Brief, Broadcom Corporation, Irvine, CA, 2000, 2 pages. |
B-ISDN ATM layer cell transfer performance, Series I: Integrated Services Digital Network Overall network aspects and functions—Performance objectives, ITU-T Recommendation 1.356, Telecommunication Standardization Sector of ITU, Oct. 1996, 54 pages. |
Baumgartner, T.J., “The User Programmability of a Multimedia Workstation for Fast Packet Networks”, AT&T Bell Laboratories, 1988, 6 pages. |
Bucket, K., et al., “The Effect of Interpolation on the BER Performance of Narrowband BPSK and (O)QPSK on Rician-Fading Channels”, IEEE Transactions on Communications, vol. 42, No. 11, Nov. 1994, 68 pages. |
Cooper, E.C., et al., “Protocol Implementation on the Nectar Communication Processor”, Carnegie Mellon University School of Computer Science, Pittsburgh, PA, 1990, 10 pages. |
Congestion Management for the ISDN Frame Relaying Bearer Service, Integrated Services Digital Network (ISDN) Overall Network Aspects and Functions, ISDN User-Network Interfaces, Recommendation 1.370, The International Telegraph and Telephone Consultative Committee, Geneva, 1991, 12 pages. |
Farjad-Rad, R., “A 0.3-μm CMOS 8-Gb/s 4-PAM Serial Link Transceiver”, Center for Integrated Systems, Stanford University, Stanford, CA, 2000, 4 pages. |
Ferrari, D., et al., “A Scheme for Real-Time Channel Establishment in Wide-Area Networks”, IEEE Journal on Selected Areas in Communications, vol. 8, No. 3, Apr. 1990, 12 pages. |
Gerla, M., et al., “Flow Control: A Comparative Survey”, IEEE Transactions on Communications, vol. Com-28, No. 4, Apr. 1980, 22 pages. |
IEEE 802.3ae 10 Gb/s Task Force, May 2000 Interim meeting, Ottawa, ON, May 23-25, 2000, 3 pages. |
Integrated Services Digital Network (ISDN) Digital Subscriber Signalling Specifications for Frame Mode Switched and Permanent Virtual Connection Control and Status Monitoring, Digital Subscriber Signalling System No. 1, Recommendation Q.933, Telecommunication Standardization Sector of ITU, Oct. 1995, 119 pages. |
Interface Between Data Terminal Equipment (DTE) and Data Circuit-Terminating Equipment (DCE) for Terminals Operating in the Packet Mode and Connected to Public Data Networks by Dedicated Circuit, Public Data Networks: Interfaces, ITU-T Recommendation X.25, Telexcommunication Standardization Sector of ITU, Mar. 1993, 162 pages. |
Interface Between Data Terminal Equipment (DTE) and Data Circuit-Terminating Equipment (DCE) for Terminals Operating in the Packet Mode and Connected to Public Data Networks by Dedicated Circuit, Amendment 1: Switched Virtual Circuit (SVC) Signaling and Refinements of Permanent Virtual Circuit (PVC) Signaling, Series X: Data Networks and Open System Communications Public Data Networks—Interfaces, ITU-T Recommendation X.36—Amendment 2, Telexcommunication Standardization Sector of ITU, Oct. 1996, 81 pages. |
Interface Between Data Terminal Equipment (DTE) and Data Circuit-Terminating Equipment (DCE) for Terminals Operating in the Packet Mode and Connected to Public Data Networks by Dedicated Circuit, Amendment 2: Frame Transfer Priority, Series X: Data Networks and Open System Communications Public Data Networks—Interfaces, ITU-T Recommendation X.36—Amendment 2, Telexcommunication Standardization Sector of ITU, Dec. 1997, 11 pages. |
Interface Between Data Terminal Equipment (DTE) and Data Circuit-Terminating Equipment (DCE) for Terminals Operating in the Packet Mode and Connected to Public Data Networks by Dedicated Circuit, Amendment 3: Frame Discard Priority, Service Classes, NSAP signalling and Protocol Encapsulation, Series X: Data Networks and Open System Communications Public Data Networks—Interfaces, ITU-T Recommendation X.36—Amendment 3, Telexcommunication Standardization Sector of ITU, Sep. 1998, 25 pages. |
Interface Between Data Terminal Equipment (DTE) and Data Circuit-Terminating Equipment (DCE) for Terminals Operating for Public Data Networks Providing Frame Relay Data Transmission Service by Dedicated Circuit, Series X: Data Networks and Open System Communications Public Data Networks—Interfaces, ITU-T Recommendation X.36, Telexcommunication Standardization Sector of ITU, Mar. 2000, 161 pages. |
Interface Between Data Terminal Equipment (DTE) and Data Circuit-Terminating Equipment (DCE) for Terminals Operating in the Packet Mode and Connected to Public Data Networks by Dedicated Circuit, Data Networks and Open System Communications Public Data Networks—Interfaces, ITU-T Recommendation X.36, Telexcommunication Standardization Sector of ITU, Apr. 1995, 61 pages. |
International Conference on Communications Conference Record, IEEE, ICC '79 vol. 1 of 4, Boston, MA, Jun. 10-14, 1979, 5 pages. |
ISDN Data Link Layer Specification for Fram Mode Bearer Services, Digital Subscriber Signalling System No. 1 (DSS 1) Data Link Layer, Recommendation Q.922, The Interlational Telegraph and Telephone Consultative Committee, Geneva, 1992, 112 pages. |
Larsson, P., “A 2-1600MHz 1.2-2.5V CMOS Clock-Recovery PLL with Feedback Phase-Selection and Averaging Phase-Interpretation for Jitter Reduction”, ISSC99, Session 20, Paper WA 20.6, Bell Labs, Lucent Technologies, Holmdel, NJ, Feb. 1999, 2 pages. |
Lee, K., et al., “A CMOS Serial Link for Fully Duplexed Data Communication”, IEEE Journal of Solid-State Circuits, vol. 30, No. 4, Apr. 1995, 12 pages. |
Leung, W.H., et al., “A Set of Operating System Mechanisms to Support Muti-Media Applications”, AT&T Bell Laboratories, Naperville, IL, 1988, 6 pages. |
Leung, W.H., et al., “The Connector and Active Devices Mechanisms for Constructing Multimedia Applications”, AT&T Bell Laboratories, Naperville, IL, 1989, 5 pages. |
Luderer, G.W.R., et al., “A Virtual Circuit Switch as the Basis for Distributed Systems”, Bell Laboratories, Murray Hill, NJ, 1981, 16 pages. |
Madisetti, A., et al., “A Sine / Cosine Direct Digital Frequency Synthesizer using an Angle Rotation Algorithm”, ISSCC95, Session 15, Frequency Synthesizers, Paper FA 15.3, Electrical Engineering Department, University of California, Los Angeles, CA, 1995, 2 pages. |
Messerschmitt, D.G., “Frequency Detectors for PLL Acquisition in Timing and Carrier Recovery”, IEEE Transactions on Communications, vol. Com-27, No. 9, Sep. 1979, 8 pages. |
Messerschmitt, D.G., “Synchronization in Digital System Design”, IEEE Journal on Selected Aareas in Communications, vol. 8, No. 8, Oct. 1999, 16 pages. |
Mohamadi, F., “A 10 Gbps (4 × 3.125 GBd) Transceiver”, Broadcom Corporation, Obtained from the website: http://grouper.ieee.org/groups/802/3/ae/public/may00/mohamadi—1—0500.pdf on Feb. 17, 2010, 7 pages. |
Oerder, M., et al., “VLSI Implementation of Synchronization Algorithms in a 100 Mbit/s Digital Receiver”, Aachen University of Technology, Germany, 1990, 32 pages. |
Pinkerton, J., “The Case for RDMA”, RDMA Consortium, May 29, 2002, 27 pages. |
PVC User-to-Network Interface (UNI) Implementation Agreement, The Frame Relay Forum, FRF 1.2, Frame Relay Forum Technical Committee, Fremont, CA, Jul. 2000, 24 pages. |
Sapuntzakis, C., et al., “The Case for RDMA”, Internet Draft, Cisco Systems, Dec. 2000, 13 pages. |
Sidiropoulos, S., “High Performance Inter-Chip Signalling”, Technical Report: CSL-TR-98-760, Computer Systems Laboratory, Departments of Electrical Engineering and Computer Science, Stanford University, Stanford, CA, Apr. 1998, 139 pages. |
Sidiropoulos, S. et al, “SA 20.2: A Semi-Digital DLL with Unlimited Phase Shift Capability and 0.08-400MHz Operating Range”, Center for Integrated Systems, Stanford University, Stanford, CA, 1997, 10 pages. |
SVC User-to-Network Interface (UNI) Implementation Agreement, The Frame Relay Forum, FRF 4.1, Frame Relay Forum Technical Committee, Fremont, CA, Jan. 21, 2000, 37 pages. |
Traffic Management Specification, Version 4.1, AF-TM-0121.000, The ATM Forum Technical Committee, Mar. 1999, 127 pages. |
Wang, J., et al., “Performance Analysis of an Exho-Cancellation Arrangement that Compensates for Frequency Offest in the Far Echo”, IEEE Transactions on Communications, vol. 36, No. 3, Mar. 1988, 9 pages. |
World Communications Year—A Time for Planning, IEEE Telecommunications Conference, Globecom '83, Conference Record vol. 1 of 3, San Diego, CA, Nov. 28-Dec. 1, 1983, 8 pages. |
Zhang, L., et al., “RSVP: A New Resource ReSerVation Protocol”, IEEE Network Magazine, vol. 7, No. 5, Sep. 1993, 12 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Emulex Corporations's Disclosure of Invalidity Contentions with Exhibits A-C, Exhibit C11 Parts 1-4, Exhibit C12 Parts 1-3, Exhibit D, Exhibit D21, Exhibitis E-G, and Exhibit G21, Filed Feb. 4, 2011, 2,019 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Plaintiff Broadcom Corporation's Memorandum of Contentions of Fact and Law, Filed Aug. 8, 2011, 26 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Defendant Emulex Corporation's Memorandum of Contentions of Fact and Law, Filed Aug. 8, 2011, 32 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Defendant Emulex Corporation's Notice Pursuant to 35 U.S.C. § 282, Filed Aug. 18, 2011, 19 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Plaintiff Broadcom Corporation's Memorandum in Support of its Motion for Judgement as a Matter of Law of No Invalidity of Claim 42 of the '057 Patent, Filed Oct. 4, 2011, 7 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Defendant Emulex Corporation's Memorandum in Opposition to Broadcom's Motion for Judgement as a Matter of Law of No Invalidity of Claim 42 of the '057 Patent, Filed Oct. 5, 2011, 9 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Special Verdict, Filed Oct. 12, 2011, 15 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Plaintiff Broadcom Corporation's Post-Trial Brief on Nonobviousness of Claim 8 of the '150 Patent, filed Nov. 9, 2011, 21 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Plaintiff Broadcom Corporation's Post-Trial Brief on Nonobviousness of Serdes Claims, Filed Nov. 9, 2011, 22 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Declaration of Jonathan J. Lamberson in Support of Defendant Emulex Corporation's Renewed Motion for Judgment as a Matter of Law and Motion for a New Trial on Obviousness of the '150 Patent, with Exhibits 1-4, Filed Nov. 9, 2011, 146 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Defendant Emulex Corporation's Proposed Findings of Fact and Conclusions of Law Regarding the Obviousness of the '150 Patent, Filed Nov. 9, 2011, 11 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Defendant Emulex Corporation's Renewed Motion for Judgment as a Matter of Law and Motion for a New Trial on Obviousness of the '150 Patent, Filed Nov. 9, 2011, 22 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Opening Expert Report of Prof. Borivoje Nikolic Re Invalidity of U.S. Patent No. 7,058,150, with Appendices A-N and Exhibits 1-44, Filed Apr. 19, 2011, 2,458 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Rebuttal Expert Report of Prof. Borivoje Nikolic Regarding Non-Infringement of U.S. Patent No. 7,058,150, Filed May 13, 2011, 124 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Rebuttal Expert Report of Vladimir M. Stojanovic, Ph.D., Regarding Validity of U.S. Patent No. 7,058,150, Filed May 13, 2011, 68 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Defendant Emulex Corporation's Reply to Plaintiff Broadcom Corporation's Statement of Additional Alleged Facts Opposing Emulex's Motion for Summary Judgment of No Infringement (Counts 6, 8, & 12), with Exhibits A-G, Filed Jul. 13, 2011, 151 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Sep. 20, 2011 (Trial Day 1), 129 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Sep. 21, 2011 (Trial Day 2), 185 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Sep. 22, 2011 (Trial Day 3), 207 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Sep. 23, 2011 (Trial Day 4), 247 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Sep. 27, 2011 (Trial Day 5), 211 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Sep. 28, 2011 (Trial Day 6), 210 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript Index of Proceedings Held on Sep. 28, 2011 (Trial Day 6), 44 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Sep. 29, 2011 (Trial Day 7), 224 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Sep. 30, 2011 (Trial Day 8), 260 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript Index of Proceedings Held on Sep. 30, 2011 (Trial Day 8), 46 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Oct. 4, 2011 (Trial Day 9), 273 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Transcript of Proceedings Held on Oct. 5, 2011, (Trial Day 10), 197 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), [Proposed] Order on Plaintiff Broadcom Corporation's Application to File Documents Under Seal in Connection with its Opposition to Defendant Emulex's Motion for Summary Judgment of Invalidity of Claim 1 of '194 Patent, Claim 5 of '124 Patent, and Claim 42 of '057 Patent, Filed Jul. 5, 2011, 2 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), [Proposed] Order Granting Defendant Emulex Corporation's Application to File Confidential Materials Under Seal, Filed Jul. 13, 2011, 2 pages. |
Chang, Kun-Yung, “Design of a CMOS Asymmetric Serial Link,” Ph.D. dissertation, Stanford University, (Aug. 1999). |
Farjad-Rad, Ramin, “A CMOS 4-PAM Multi-Gbps Serial Link Transceiver,” Ph.D. dissertation, Stanford University, (Aug. 2000). |
Golbus, Jason, “Design of a 160 mW, 1 Gigabit/second, Serial I/O Link,” (Nov. 17, 1998). |
Gotoh, Kohtaroh, et al., “A 2B parallel 1.25 Gb/s interconnect I/O interface with self-configurable link and plesiochronous clocking,” Solid-State Circuits Conference, Digest of Technical Papers, at 180-181, (1999). |
Ken Yang, Chih-Kong and Horowitz, Mark A., “A 0.8-μm CMOS 2.5 GB/s Oversampling Receiver and Transmitter for Serial Links,” IEEE Journal of Solid-State Circuits, Vo. 31, No. 12, pp. 2015-2023, (Dec. 1996). |
Ken Yang, Chih-Kong, et al., “A 0.6-μm CMOS 4Gb/s Transceiver with Data Recovery using Oversampling,” Symposium on VLSI Circuits Digest of Technical Papers at 71-72, (1997). |
Moon, Yongsam, “A 1 Gbps Transceiver with Receiver-End Deskewing Capability using Non-Uniform Tracked Oversampling and a 250-750 MHZ Four-phase DLL,” Symposium of VLSI Circuit Digest of Technical Papers; 47-48, (1999). |
Rau, M., “Clock/Data Recovery PLL Using Half-Frequency Clock,” IEEE Journal of Solid-State Circuits, vol. 32, No. 7, pp. 1156-1159, (Jul. 1997). |
Thompson, Barry, et al., “A 300-MHz BiCMOS Serial Data Transceiver,” IEEE Journal of Solid-State Circuits, vol. 29, No. 3, pp. 185-192, (Mar. 1994). |
Widmer, Albert, et al., “Single-Chip 4×500-MBd CMOS Transceiver,” IEEE Journal of Solid-State Circuits, vol. 31, No. 12, pp. 2004-2014, (Dec. 1996). |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Complaint for Patent Infringement and Demand for Jury Trial filed Sep. 14, 2009, 58 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Emulex Corporation's Answer, Affirmative Defenses, and Counterclaims; Demand for Jury Trial filed Nov. 4, 2009, 30 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Plaintiff Broadcom Corporation's Reply to Emulex's Counterclaims; Jury Trial Demanded filed Nov. 30, 2009, 12 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Plaintiff Broadcom Corporation's First Amended Complaint for Patent Infringement and Demand for Jury Trial filed Feb. 23, 2010, 50 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Emulex Corporation's Answer, Affirmative Defenses, and Counterclaims to First Amended Complaint; Demand for Jury Trial filed Mar. 25, 2010, 32 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Plaintiff Broadcom Corporation's Answer to Emulex's Counterclaims to First Amended Complaint; Jury Trial Demanded filed Apr. 5, 2010, 14 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Defendant Emulex Corporation's Disclosure of Preliminary Invalidity Contentions filed Jun. 28, 2010, 126 pages. |
Extended European Search Report for European Application No. 09008288.4, dated Sep. 15, 2009, 9 pages. |
Buchwald, Aaron Wayne, “Design of integrated fiber-optic receivers using heterojunction bipolar transistors,” Thesis (Ph.D.), University of California, Los Angeles, (1993). |
Yeung et al., “TP 15.5 A 2.4 Gb/s/pin Simultaneous Bidirectional Parallel Link with Per Pin Skew Compensation,” IEEE International Solid State Circuits Conference, pp. 256-257, (Feb. 2000). |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Defendant Emulex Corporation's First Amended Disclosure of Preliminary Invalidity Contentions filed Aug. 30, 2010, 127 pages. |
Case No. 8:09-cv-01058-JVS-AN, Broadcom Corporation (Plaintiff) v. Emulex Corporation (Defendant), Order Regarding Markman/Claim Construction Hearing, Dec. 17, 2010, 24 pages. |
Buchwald, A. and Martin, K., “Integrated Fiber-Optic Receivers,” Kluwer Academic Publishers, 1994 (entire book submitted). |
Sidiropoulos, S. and Horowitz, M., “A Semidigital Dual Delay-Locked Loop,” IEEE Journal of Solid-State Circuits, IEEE, vol. 32, No. 11, Nov. 1997, pp. 1683-1692. |
International Search Report issued Jan. 24, 2002, for Appln. No. PCT/US01/13613, 7 pages. |
International Search Report issued Apr. 11, 2002, for Appln. No. PCTIUS01/13637, 2 pages. |
Balck, Jr., W. and Hodges, D., “Time Interleaved Converter Arrays,” IEEE Journal of Solid State Circuits, IEEE vol. SC-15, No. 6, Dec. 1980, pp. 1022-1029. |
Conroy, C. et al., “An 8-b 85-MSis Parallel Pipeline AID Converter in 1-.mu.m CMOS,” IEEE Journal of Solid-State Circuits IEEE, vol. 28, No. 4, Apr. 1993, pp. 447-454. |
Dally, W. and Poulton, J., “Transmitter Equalization for 4Gbls Signalling,” Proceedings of Hot Interconnects IV, Palo Alto, CA, 1996, 10 pages. |
Ellersick, W. et al., “A Serial-Link Transceiver Based on SGSamplels AID and DIA converters in 0.25 .mu.m CMOS,” IEEE International Solid-State Circuits Conference, IEEE, 2001, pp. 58-59 and 430. |
Ellersick, W. et al., “GAD: A 12-GSis CMOS 4-bit AID Converter for an Equalized Multi-Level Link,” Symposium on VLSI Circuits Digest of Technical Papers, 1999, pp. 49-52. |
Eklund, J-E, and Gustafsson, F., “Digital Offset Compensation of Time-Interleaved ADC Using Random Chopper Sampling,” IEEE International Symposium on Circuits and Systems, IEEE, May 28-31, 2000, pp. III-447 thru III-450. |
Fu, D. et al., “A Digital Background Calibration Technique for Time-Interleaved Analog-to-Digital Converters,” IEEE Journal of Solid-State Circuits, IEEE, vol. 33, No. 12, Dec. 1998, pp. 1904-1911. |
Guizani, M. and Al-Ali, A., “PC-Compatible Optical Data Acquisition Unit,” Instrumentation and Measurement Technology Conference, IEEE, May 10-12, 1994, pp. 1099-1102. |
Jenq, Y.-C., “Digital Spectra on Nonuniformly Sampled Signals: A Robust Sampling Time Offset Estimation Algorithm for Ultra High-Speed Waveform Digitizers Using Interleaving” Transactions on Instrumentation and Measurement, IEEE, vol. 39, No. 1, Feb. 1990, pp. 71-75. |
Mason, R. and Taylor, J.T., “High-Speed Electro-Optic Analogue to Digital Converters,” IEEE International Symposium on Circuits and Systems, IEEE, 1993, pp. 1081-1084. |
Niewczas, P. et al., “Error Analysis of an Optical Current Transducer Operating with a Digital Signal Processing System,” IEEE Transactions on Instrumentation and Measurement, IEEE, vol. 49, No. 6, Dec. 2000, pp. 1254-1259. |
Petraglia, A. and Mitra, S., “Analysis of Mismatch Effects Among AID Converters in a Time-Interleaved Waveform Digitizer,” IEEE Transactions on Instrumentation and Measurement, IEEE, vol. 40, No. 5, Oct. 1991, pp. 831-835. |
Agazzi, O., A Link Model for Equalized Optical Receivers, IEEE 802.3ae Equalization Ad Hoc Group, Mar. 11, 2001, 30 pages. |
Agazzi, O. et al., DSP-Based Equalization for Optical Channels: Feasibility of a VLSI Implementation, IEEE 802.3ae, New Orleans, Sep. 12-14, 2000, 39 pages. |
Agazzi, O. et al., Interim Observations on Multimode Optical Channels, IEEE 802.3ae—Equalization Ad Hoc, Tampa, Nov. 5, 2000, 29 pages. |
Agazzi, O. et al., Measurements ofDMD-Challenged Fibers at 3.125Gb/s, IEEE 802.3ae Equalization Ad Hoc, Jan. 10, 2001, 33 pages. |
Agazzi, O. and Lenosky, T., “Measurement of Non-Stationarity of 10 Gb/s Multimode Fiber Links,” Nov. 24, 2000, 5 pages. |
Agazzi, O., 10 Gb/s PMD Using PAM-5 Modulation, IEEE 802.3, Dallas, Jan. 18-20, 2000, 19 pages. |
Fettweis, G., “Parallel Viterbi Algorithm Implementation: Breaking the ACS-Bottlenect,” IEEE Transactions on Communications, IEEE, vol. 37, No. 8, Aug. 1989, pp. 785-790. |
Forney, Jr., G.D., “The Viterbi Algorithm,” Proceedings of the IEEE, IEEE, vol. 61, No. 3, Mar. 1973, pp. 268-278. |
Frazier, H., IEEE 802.3 Higher Speed Study Group, IEEE 802.3 HSSG, Kauai, Hawaii, Nov. 9, 1999, 24 pages. |
Giaretta, G. and Lenosky, T., Adaptive Equalization ofDMD Challenged Mutlimode Fiber at 1300 mm, IEEE P802.3ae Plenary, Mar. 11, 2001, 10 pages. |
Hatamain, M. et al., “Design Considerations for Gigabit Ethernet 1000Base-T Twisted Pair Transceivers,” IEEE 1998 Custom Integrated Circuits Conference, IEEE, 1998, pp. 335-342. |
Isaacs, Metal., Measurements of Fiber Responses at 5 Gb/s Data Rate Using 850nm VCSELs, IEEE 802.3ae Equalization Ad Hoc, Mar. 11, 2001, 18 pages. |
Kanno, N. and Ito, K., “Fiber-Optic Subcarrier Multiplexing Video Transport Employing Multilevel QAM,” IEEE Journal on Selected Areas in Communications, IEEE, vol. 8, No. 7, Sep. 1990, pp. 1313-1319. |
Kasper, B.L., “Equalization ofMultimode Optical Fiber Systems,” The Bell System Technical Journal, American Telephone and Telegraph Company, vol. 61, No. 7, Sep. 1982, pp. 1367-1388. |
Kasturia, S. and Winters, J., “Techniques for High-Speed Implementation ofNonlinear Cancellation,” IEEE Journal on Selected Areas in Communications, IEEE, vol. 9, No. 5, Jun. 1991, pp. 711-717. |
Lenosky, T., A Unified Method of Calculating PMD-induced Pulse Broadening, IEEE 802.3ae Equalization Ad Hoc Meeting, Tampa, Florida, Nov. 5, 2000, 8 pages. |
Lenosky, T. and Giaretta, G., Five Gb/s Multimode DMD at 850 nm: Real-Time Data and Equalizer Simulations, Finisar Corporation, Mar. 11, 2001, 13 pages. |
Lenosky, T. et al., Measurements of DMD-Challenged Fibers at 850nm and 2 Gb/s Data Rate, IEEE 802.3ae—Equalization Ad Hoc Group, Jan. 10, 2001, 21 pages. |
Peral, E. et al., Measurements of time variations in DMD-challenged multimode fiber at 1310nm for IOGE equalizer applications, IEEE P802.3ae Equalization Ad Hoc, IEEE, Mar. 2001, 19 pages. |
Personick, S.D., “Baseband Linearity and Equalization in Fiber Optic Digital Communication Systems,” Bell System Technical Journal, American Telephone and Telegraph Company, vol. 52, No. 7, Sep. 1973, pp. 1175-1194. |
Personick, S.D., “Receiver Design for Digital Fiber Optic Communication System, I,” Bell System Technical Journal, American Telephone and Telegraph Company, vol. 52, No. 6, Jul.-Aug. 1973, pp. 843-874. |
Personick, S.D., “Receiver Design for Digital Optic Systems,” National Telecommunications Conference, IEEE, Atlanta, Georgia, Nov. 26-28, 1973, vol. 1, pp. 8E-1-8E-4. |
Vorenkamp, P. et al., Analog Interface for 10-Gb/s Ethernet, IEEE 802.3ae Task Force, Mar. 2000, 13 pages. |
Winter, J. and Gitlin, R., “Electrical Signal Processing Techniques in Long-Haul Fiber-Optic Systems,” IEEE Transactions on Communications, IEEE, vol. 38, No. 9, Sep. 1990, pp. 1439-1453. |
Winters, J. et al., “Reducing the Effects of Transmission Impairments in Digital Fiber Optic Systems,” IEEE Communications Magazine, IEEE, Jun. 1993, pp. 68-76. |
Progress Report on Equalization of Multimode Fibers, IEEE 802.3ae Ad Hoc Group on Equalization, Jan. 12, 2001, 16 pages. |
Alderrou, D. et al., XAUI/XGXS Proposal, IEEE 802.3ae Task Force, May 23-25, 2000, 28 pages. |
Winters, J.H. and Gitlin, R., “Electrical Signal Processing Techniques in Long-Haul, Fiber-Optic Systems,” IEEE International Conference on Communications, IEEE, vol. 1, Apr. 16-19, 1990, pp. 0397-0403. |
Sauer-Greff, W. et al., Maximum-Likelihood Sequence Estimation ofNonlinear Channels in High-Speed Optical Fiber Systems, Apr. 6, 2001, Retrieved from the Internet at http://www.ftw.at/Dokumente/010406a.pdf, 29 pages. |
Williamson, R.C. et al., “Effects of Crosstalk in Demultiplexers for Photonic Analog-to-Digital Converters,” Journal of Lightwave Technology, IEEE, vol. 19, No. 2, Feb. 2001, pp. 230-236. |
Yang, C-K., Design Techniques for High-Speed Chip-to-Chip Links, Retrieved from the Internet at http:/ /web.doe.carleton.ca/courses/97578/topic5/Tutorial.sub.-SerialLink-.pdf, 31 pages, 2000. |
Yang, C-K. et al., “A Serial-Link Transceiver Based on 8-Gsamples/s AID and D/A Converters in 0.25-.mu.m CMOS,” IEEE Journal of Solid-State Circuits, IEEE, vol. 36, No. 11, Nov. 2001, pp. 1684-1692. |
Zuoxi, T ., “Implementation of a Digital Multibeam Receiver Based on TMS320C80 for Laser Optoacoustic Remote Sensing,” Proceedings ofiCSP2000, IEEE, 2000, pp. 2082-2084. |
Agazzi, O. and Lenosky, T., Algorithm to Postprocess Measured Data, IEEE 802.3ae Equalization Ad Hoc Group, Jan. 10, 2001, 11 pages. |
Agazzi, O. et al., 10 Gb/s PMD Using PAM-5 Trellis Coded Modulation, IEEE 802.3, Alburquerque, Mar. 6-10, 2000, 38 pages. |
Bhatt, V., Equalization Ad Hoc Concluding Report, IEEE P802.3ae Plenary, Mar. 2001, 12 pages. |
Bingham, J.A.C., “Multicarrier Modulation for Data Transmission: An Idea Whose Time Has Come,” IEEE Communications Magazine, IEEE, vol. 28, No. 5, pp. 5-8 and 11-14, May 1990. |
Chiddix, J. et al., “AM Video on Fiber in CATV Systems: Need and Implementation,” IEEE, Journal on Selected Areas in Communications, IEEE, vol. 8, No. 7, Sep. 1990, pp. 1229-1239. |
Darcie, T., “Subcarrier Multiplexing for Lightwave and Video Distribution Systems,” IEEE Journal on Selected Areas in Communications, IEEE, vol. 8, No. 7, Sep. 1990, pp. 1240-1248. |
Fettweis, G., “High-Rate Viterbi Processor: A Systolic Array Solution,” IEEE Journal on Selected Areas in Communications, IEEE, vol. 8, No. 8, Oct. 1990, pp. 1520-1534. |
Lenosky, T. et al., Measurements ofDMD-Challenged Fibers at 1310nm and 1Gb/s Data Rate, IEEE 802.3ae—Equalization Ad Hoc Group, Jan. 10, 2001, 21 pages. |
Liu, M-K. and Modestou, P., “Multilevel Signaling and Pulse Shaping for Spectrum Efficiency in Subcarrier Multiplexing Transmission,” IEEE Journal of Lightwave Technology, IEEE, vol. 12, No. 7, pp. 1239-1246, Jul. 1994. |
Olshansky, R. et al., “Subcarrier Multiplexed Coherent Lightwave Systems for Video Distribution,” IEEE Journal on Selected Areas in Communications, IEEE, vol. 8, No. 7, Sep. 1990, pp. 1268-1275. |
Olshansky, R. et al., “Subcarrier Multiplexed Lightwave Systems for Broadband Distribution,” Journal of Lightwave Technology, IEEE, vol. 7, No. 9, Sep. 1989, pp. 1329-1341. |
Otte, S. and Rosenkranz, W., “A Decision Feedback Equalizer for Dispersion Compensation in High Speed Optical Transmission Systems,” international Conference on Transparent Optical Networks, IEEE, 1999, pp. 19-22. |
Pahri, K. et al., Parallel Implementation of the DSP Functions of the PAM-5 10Gb/s Transceiver, IEEE 802.3ae Task Force, Mar. 2000, 12 pages. |
Number | Date | Country | |
---|---|---|---|
20120243598 A1 | Sep 2012 | US |
Number | Date | Country | |
---|---|---|---|
60200813 | Apr 2000 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11976185 | Oct 2007 | US |
Child | 13467531 | US | |
Parent | 09844283 | Apr 2001 | US |
Child | 11976185 | US |