K. Dwarakanath et al; Universal Fault Simulation Using Fault Tuples; Annual ACM IEEE Design Automation Conference; Proceedings of the 37th conference on Design automation; Jun. 5-9, 2000, Los Angeles, CA USA pp 786-789. |
Rao Desineni et al; Universal Test Generation Using Fault Tuples; ITC International Test Conference (31st: 2000: Atlantic City, NJ) Proceedings International Test Conference 2000: Oct. 3-5, 200, New Atlantic City Convention Center, Atlantic City, NJ, USA; pp 812-819. |
TestBench, Library Data Reference, Ninth Edition; Version 2000, IBM Corporation; Endicott, NY 13760; pp 170-181 and 177-183. |
M. Abramovici et al; Digital Systems Testing and Testable Designs; IEEE Press; The Institute of Electrical and Electronics Engineers, Inc., New York; pp 292-294 and 197-199. |
J. Khare et al; Fault Characterization of Standard Cell Libraries Using Inductive Contamination Analysis (ICA) 14th VLSI Test Symposium—1996 pp 405-413. |
S. Gai et al; MOZART: A Concurrent Multilevel Simulator; IEEE Transactions on Computer Aided Design, vol. 7, No. 9, Sep. 1988; pp 1005-1016. |
Scott Davidson; ITC '99 Benchmark Circuits—Preliminary Results; Sun Microsystems, Inc., ITC International Test Conference; Paper P6.0 (1125), 1999. |
S. Ma et al; An Experimental Chip to Evaluate Test Techniques Experiment Results; Center for Reliable Computing; International Test Conference; Paper 28.3 (663-672), 1995. |
J. Paul Roth; Diagnosis of Automata Failures: A Calculus and a Method; IBM Journal, Jul. 1966, pp 278-291. |
F. Brglez; Accelerated ATPG and Fault Grading Via Testability Analysis; Proceedings of ISCAS 1985 IEEE pp 695-698.. |
G. Smith; Model for Delay Faults Based Upon Paths; 1985 International Test Conference; Paper 9.6 (342-349). |
K, Butler; The Stuck-at Fault: It Ain't Over Til It's Over; International Test Conference; Paper P10.1 (1165), 1998, IEEE. |
Y. Gong et al; Locating Bridging Faults Using Dynamically Computed Stuck-At Fault Dictionaries; IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, vol. 17, No. 9, Sep. 1998; pp 876-887. |
M. Gharaybeh et al; Classification and Test Generation for Path-Delay Faults Using Single Stuck-Fault Tests; International Test Conference; Paper 5.4 (139-148), IEEE, 1995. |
J. Patel; Stuck-at Fault: A Fault Model for the Next Millenium; University of Illinois at Urbana-Champaign; International Test Conference; Paper P10.2 (1166), IEEE, 1998. |
W. Chen et al; Test Generation in VLSI Circuits for Crosstalk Noise; Department of Electrical Engineering-Systems; International Test Conference; Paper 25.3 (641-650). |
K. Lee et al; Test Generation for Crosstalk Effects in VLSI Circuits; IEEE (1996) pp 628-631. |
W. Kautz; Testing for Faults in Combinatorial Cellular Logic Arrays; Stanford Research Institute; Proceedings of the 8th Symposium on Switching Automation Theory, pp 161-174, 1967. |
H. Al-Asaad et al; ESIM: A Multimodel Design Error and Fault Simulator for Logic Circuits; IEEE (Apr. 2000), Proceedings of the 18th VLSI Test Symposium, pp 221-228. |
J. Roth et al; Programmed Algorithms to Compute Tests to Detect and Distinguish Between Failures in Logic Circuits; IEEE Transactions on Electronic Computers, vol. EC-16, No. 5, Oct. 1967; pp 71-83. |
H. Lee et al; HOPE: An Efficient Parallel Fault Simulator for Synchronous Sequential Circuits; IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems. vol., 15. No. 9, Sep. 1996; pp 1048-1058. |
P. Banerjee et al; Characterization and Testing of Physical Failures in MOS Logic Circuits; IEEE Design & Test (Aug. 1984); pp 76-86. |
R.D. Blanton et al; Properties of the Input Pattern Fault Model; IEEE 1997; pp 372-380. |
P. Nigh et al; An Experimental Study Comparing the Relative Effectiveness of Functional, Scan, IDDq and Delay-fault Testing; IEEE 1997; pp 459-464. |
F. Ferguson et al; Extraction and Simulation of Realistic CMOS Faults using Inductive Fault Analysis; 1988 International Test Conference; Paper 25.1; pp 475-484. |
H. Lee; Soprano: An Efficient Automatic Test Pattern Generator for Stuck-Open Faults in CMOS Combinational Circuits; 27th ACM/IEEE Design Automation Conference; Paper 39.2; 1990; pp 660-666. |
U. Mahlstedt et al; Simulation of non-classical Faults on the Gate Level—The Fault Simulator COMSIM; International Test Conference; pp 883-892, Oct. 1993. |
Kenyon C.Y. Mei; Bridging and Stuck-At-Faults; IEEE Transactions on Computers, vol. C-23, No. 7, Jul. 1974; pp 42-49. |
R.L. Wadsack; Fault Modeling and Logic Simulation of CMOS and mos Integrated Circuits; The Bell System Technical Journal, May-Jun. 1978 pp 1449-1473. |
S. Ma et al; An Experimental Chip to Evaluate Test Techniques Experiment Results; International Test Conference; Paper 28.3, IEEE 1995 pp 663-672. |