The technical field relates generally to methods for fabricating integrated circuits, and more particularly relates to methods for fabricating integrated circuits including surface treating for improved guide pattern formation for directed self-assembly.
Decreasing device size and increasing device density has traditionally been a high priority for the manufacturing of integrated circuits. Optical lithography has been the driving force for device scaling. Conventional optical lithography is limited to about 80 nm pitch for single exposure patterning. While double and other multi-patterning processes can realize smaller pitch, these approaches are expensive and more complex.
Directed self-assembly (DSA), a technique which aligns self-assembling polymeric materials on a lithographically-defined guide pattern, is a potential option for extending current optical lithography beyond its pitch and resolution limits. The self- assembling materials, for example, are block copolymers (BCPs) that consist of “A” homopolymers covalently attached to “B” homopolymers, which are coated over a lithographically defined guide pattern on a semiconductor substrate. The lithographically defined guide pattern is a pre-pattern that is encoded with spatial chemical and/or topographical information and serves to direct the self-assembly process and the pattern formed by the self-assembling materials. Subsequently, by annealing the DSA polymers, the A polymer chains and the B polymer chains undergo phase separation to form an A polymer region and a B polymer region that are registered to the guide pattern. Then, by removing either the A polymer region or the B polymer region by wet chemical or plasma-etch techniques, a mask is formed for transferring the nanopattern to the underlying substrate.
In one DSA technique, an anti-reflective coating (ARC) of, for example, a polymer and/or silicon containing material, is formed overlying a semiconductor substrate for absorbing and/or controlling light to dampen or eliminate light reflection during photolithography to improve the photolithography process window for producing smaller features. A functionally reactive neutral layer-forming material, such as a random copolymer with reactive functional groups, is deposited overlying the anti-reflective coating and is heated to cross-link and/or graft the random copolymer to form a neutral layer (e.g., chemically neutral layer that exhibits minimal or no preferential affinity towards the A polymer chains and B polymer chains of a block copolymer for DSA). Portions of the neutral layer are then selectively removed to define a guide pattern for directing a block copolymer subsequently deposited thereon to form a nanopattern during the directed self-assembly process. Unfortunately, during deposition and/or heating of the neutral layer-forming material, the neutral layer-forming material may dewet or pullback from the anti-reflective coating, thereby unintentionally exposing additional portions of the anti-reflective coating and negatively impacting guide pattern formation including the accuracy and quality of the resulting guide pattern.
Accordingly, it is desirable to provide methods for fabricating integrated circuits with improved guide pattern formation for directed self-assembly. Furthermore, other desirable features and characteristics of the present invention will become apparent from the subsequent detailed description and the appended claims, taken in conjunction with the accompanying drawings and this background.
Methods for fabricating integrated circuits are provided herein. In accordance with an exemplary embodiment, a method for fabricating an integrated circuit includes surface treating exposed portions of an anti-reflective coating (ARC) that overlie a semiconductor substrate to form surface treated ARC portions. A neutral layer is formed overlying the anti-reflective coating including over the surface treated ARC portions. First portions of the neutral layer are selectively removed and second portions of the anti-reflective coating that are disposed under the first portions laterally adjacent to the surface treated ARC portions are exposed to define a guide pattern. A block copolymer layer is deposited overlying the guide pattern. The block copolymer layer is phase separated to define a nanopattern that is registered to the guide pattern.
In accordance with another exemplary embodiment, a method for fabricating an integrated circuit is provided. The method includes adjusting a polarity of a patterned photoresist layer that overlies an anti-reflective coating (ARC) overlying a semiconductor substrate using a flood exposure UV process to form a polarity adjusted, patterned photoresist layer. Exposed portions of the anti-reflective coating are disposed laterally adjacent to the polarity adjusted, patterned photoresist layer. The exposed portions of the anti-reflective coating are surface treated to form surface treated ARC portions. A neutral layer-forming material is conformally deposited and heated overlying the polarity adjusted, patterned photoresist layer and the surface treated ARC portions to form a neutral layer. The polarity adjusted, patterned photoresist layer and first portions of the neutral layer that overlie the polarity adjusted, patterned photoresist layer are removed to expose second portions of the anti-reflective coating that are disposed laterally adjacent to the surface treated ARC portions to define a guide pattern. A block copolymer layer is deposited overlying the guide pattern. The block copolymer layer is phase separated to define a nanopattern that is registered to the guide pattern.
In accordance with another exemplary embodiment, a method for fabricating an integrated circuit is provided. The method includes exposing a polarity adjusted, patterned photoresist layer that overlies an anti-reflective coating (ARC) overlying a semiconductor substrate to a surface treatment process to reduce a critical dimension (CD) of the polarity adjusted, patterned photoresist layer and form a reduced CD-polarity adjusted, patterned photoresist layer. A neutral layer is formed overlying the reduced CD-polarity adjusted, patterned photoresist layer and the anti-reflective coating. The reduced CD-polarity adjusted, patterned photoresist layer and first portions of the neutral layer that overlie the reduced CD-polarity adjusted, patterned photoresist layer are removed to expose second portions of the anti-reflective coating while leaving third portions of the neutral layer that are disposed laterally adjacent to the second portions intact to form a guide pattern. A block copolymer layer is deposited overlying the guide pattern. The block copolymer layer is phase separated to define a nanopattern that is registered to the guide pattern.
The various embodiments will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements, and wherein:
The following Detailed Description is merely exemplary in nature and is not intended to limit the various embodiments or the application and uses thereof. Furthermore, there is no intention to be bound by any theory presented in the preceding background or the following detailed description.
Various embodiments contemplated herein relate to methods for fabricating integrated circuits. The exemplary embodiments taught herein provide an anti-reflective coating (ARC) that overlies a semiconductor substrate. Exposed portions of the anti- reflective coating are surface treated to form surface treated ARC portions. In an exemplary embodiment, the exposed portions of the anti-reflective coating are surface treated using an UV treatment process, a plasma treatment process, an UV ozone treatment process, or a reactive ion exchange (RIE) process. A neutral layer is formed overlying the anti-reflective coating including over the surface treated ARC portions. In an exemplary embodiment, the neutral layer is formed by conformally depositing and heating a neutral layer-forming material overlying the anti-reflective coating including on the surface treated ARC portions. First portions of the neutral layer are selectively removed and second portions of the anti-reflective coating that are disposed under the first portions laterally adjacent to the surface treated ARC portions are exposed to define a guide pattern. A block copolymer layer is deposited overlying the guide pattern and is phase separated to define a nanopattern that is registered to the guide pattern. It has been found that by surface treating the anti-reflective coating, the surface tension between the surface treated ARC portions of the anti-reflective coating and the neutral layer-forming material is reduced to improve wetting (e.g., reduce dewetting or pulling-back) of the neutral layer- forming material on the surface treated ARC portions during formation of the neutral layer. As such, additional portions of the anti-reflective coating are not unintentionally exposed, thereby improving guide pattern formation including enhancing the accuracy and quality of the resulting guide pattern.
The anti-reflective coating 12 (ARC) may be a polymer and/or silicon (Si) containing material that is used to absorb and/or control light to dampen or eliminate light reflection during photolithography to improve the photolithography process window for producing smaller features. In one embodiment, the anti-reflective coating 12 is formed of a Si-containing polymer(s) (SiARC) that may be cross-linked. SiARC materials are commercially available from several manufacturers including Shin Etsu Chemical Co., Ltd., which is headquartered in Japan. In another embodiment, the anti-reflective coating 12 is formed of silicon oxynitride (SiON). The anti-reflective coating 12 may be formed by depositing an anti-reflective material onto the semiconductor substrate 14 using a spin coating process or a plasma deposition process, for example, and heating the semiconductor substrate 14 to cross-link the anti-reflective material. In an exemplary embodiment, the semiconductor substrate 14 with the anti-reflective material is heated to a temperature of from about 150° C. to about 350° C. to cross-link the anti-reflective material and form the anti-reflective coating 12.
Overlying the anti-reflective coating 12 is a photoresist layer 16. The photoresist layer 16 may be deposited using a well-known deposition technique, e.g., a spin coating process or the like. The photoresist layer 16 is then patterned, for example, using a well-known lithographic technique, e.g., an ultraviolet (UV) lithographic process, a deep ultraviolet (DUV) lithographic process, an extreme ultraviolet (EUV) lithographic process or the like, to form a patterned photoresist layer 18. In an exemplary embodiment, the patterned photoresist layer 18 is formed using a 193 nm immersion UV process or alternatively, an EUV process. As illustrated, portions 20 of the anti-reflective coating 12 are exposed while portions 22 of the anti-reflective coating 12 are covered by the patterned photoresist layer 18.
The process continues as illustrated in
In an exemplary embodiment, the surface treatment process 28 oxidizes the portions 20 of the anti-reflective coating 12 forming the surface treated ARC portions 32 with hydroxyl (—OH) moieties. It has been found that by oxidizing the portions 20 of the anti-reflective coating 12, the surface energy of the surface treated ARC portions 32 is increased, reducing the surface tension and improving the wettability of the surface treated ARC portions 32. In an exemplary embodiment, the surface treatment process 28 uses oxygen as a precursor gas and is an O2 plasma treatment process, an UV ozone treatment process, or an O2 reactive ion exchange (RIE) treatment process.
The process continues as illustrated in
In an exemplary embodiment, the neutral layer-forming material is dissolved in an organic solvent, such as PGMEA, 4-methyl-2-pentanol, n-butyl acetate, gamma-butyrolactone, toluene, acetone, and/or the like, and is conformally deposited on the IC 10 overlying the surface treated ARC portions 32 and the reduced CD-polarity adjusted, patterned photoresist layer 30 using a spin coating process. In an exemplary embodiment, after deposition, the neutral layer-forming material is heated to a temperature of from about 100 to about 350° C. to remove the organic solvent and cross-link and/or graft the neutral layer-forming material. In an exemplary embodiment, the neutral layer 34 has a thickness of from about 5 to about 10 nm. In an exemplary embodiment, it has been found that because of the increased surface energy and reduced surface tension of the surface treated ARC portions 32 of the anti-reflective coating 12, the neutral layer-forming material substantially wets out the surface treated ARC portions 32 during formation of the neutral layer 32 so as to not unintentionally expose the underlying anti-reflective coating 12, thereby improving subsequent guide pattern formation as will be discussed in further detail below.
Referring to a
The remaining portions 42 of the neutral layer 34 and the portions 38 of the anti-reflective coating 12 together define a guide pattern 44. As illustrated, the CD (indicated by double headed arrow 40) of the portions 38 substantially matches the CD 31 of the reduced CD-polarity adjusted, patterned photoresist layer 30. As such, in an exemplary embodiment, the guide pattern 44 can be used to form smaller pitch device features compared to conventional DSA guide patterns.
The block copolymer layer 46 is heated at a predetermined temperature for a predetermined time to phase separate the block copolymer layer 46 and form a phase separated block copolymer 48 as illustrated in
The method continues as illustrated in
Accordingly, methods for fabricating integrated circuits including surface treating for improved guide pattern formation for directed self-assembly have been described.
While at least one exemplary embodiment has been presented in the foregoing detailed description of the disclosure, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the disclosure in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing an exemplary embodiment of the disclosure. It being understood that various changes may be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope of the disclosure as set forth in the appended claims.