Claims
- 1. A method for manufacturing a cold cathode array comprising:
- providing an insulating substrate having an upper surface;
- forming cathode columns on the upper surface of said substrate;
- depositing an insulating layer on said upper surface and on said cathode columns;
- depositing a first conductive layer, having an upper surface, on said insulating layer;
- patterning and then etching said first conductive layer so as to form holes therein, said holes being evenly spaced above said cathode columns, down to the level of said insulating layer;
- etching said insulating layer, down to the level of the cathode columns, using said first conductive layer as a mask, and then overetching so that holes etched in the insulating layer have a greater diameter than the holes etched in the first conductive layer;
- depositing a second conductive layer, material for said second conductive layer being directed at said substrate at an oblique angle of incidence while said substrate is rotating about an axis perpendicular to said upper surface, thereby forming cone-shaped microtips, having apexes, inside said holes in the insulating layer, until said apexes are higher than the upper surface of said first conductive layer;
- removing material from said conductive layers, in a plane parallel to said upper surface of said substrate, until said cone-shaped microtips have been formed into conical frustra having flat circular apexes; and
- then patterning and etching said conductive layers to form gate lines.
- 2. The method of claim 1 wherein said insulating layer comprises silicon oxide or silicon nitride.
- 3. The method of claim 1 wherein the thickness of said insulating layer is between about 5,000 Angstrom units and about 15,000 Angstrom units.
- 4. The method of claim 1 wherein said first conductive layer comprises silicon or molybdenum.
- 5. The method of claim 1 wherein the thickness of said first conductive layer is between about 3,000 Angstrom units and about 5,000 Angstrom units.
- 6. The method of claim 1 wherein said second conductive layer comprises silicon or molybdenum.
- 7. The method of claim 1 wherein the thickness of said second conductive layer is between about 3,000 Angstrom units and about 5,000 Angstrom units.
- 8. The method of claim 1 wherein the diameters of said flat circular apexes are between about 0.2 and about 0.4 microns.
- 9. The method of claim 1 wherein the method for removing material in a plane parallel to said upper surface of said substrate comprises chemical-mechanical polishing or lapping or grinding.
- 10. The method of claim 1 wherein material is removed from all of said second conductive layer so that said gate lines are formed from said first conductive layer only.
- 11. The method of claim 1 wherein material is removed from part of said second conductive layer so that said gate lines are formed from both first and second conductive layers.
Parent Case Info
This is a divisional of application Ser. No. 08/566,810, filed Dec. 4, 1995, now U.S. Pat. No. 5,683,282.
US Referenced Citations (12)
Divisions (1)
|
Number |
Date |
Country |
Parent |
566810 |
Dec 1995 |
|