Claims
- 1. A method of changing amplitude of electric signals, comprising the steps of:
a. providing a semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; b. providing a first voltage between the first region and the second region to cause carriers to move across the first domain from the first region to the second region; and c. generating a second voltage between the second region and the third region to cause the carriers move across the second domain from the second region to the third region and the second voltage has an amplitude different from that of the first voltage, wherein the first region and the third region have a first spin polarization, and the second region has a second spin polarization different from the first spin polarization; and wherein the carriers in each of the first, second and third regions have the same charge polarity.
- 2. The method of claim 1, wherein the first spin polarization is up, and the second spin polarization is down.
- 3. The method of claim 1, wherein the first spin polarization is down, and the second spin polarization is up.
- 4. The method of claim 1, wherein the carriers are electrons.
- 5. The method of claim 1, wherein the carriers are holes.
- 6. A memory cell having a unipolar spin transistor for nonvolatile memory applications for storing a data state corresponding to one of a first and a second logical data values, comprising:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region have a first spin polarization, the second region has a second spin polarization, and each of the first spin polarization and the second spin polarization can be up or down; wherein the ferromagnetic semiconductor material is in a high-resistance state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a low-resistance state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions; and wherein the memory cell stores the first logical value when the ferromagnetic semiconductor material is in the high-resistance state, and the memory cell stores the second logical value when the ferromagnetic semiconductor material is in the low-resistance state.
- 7. The memory cell of claim 6, wherein the orientation of the second spin polarization can be altered by an external magnetic field to become one of aligned and opposite to the orientation of the first spin polarization.
- 8. The memory cell of claim 7, wherein the first region comprises an emitter of the unipolar spin transistor, the second region comprises a base of the unipolar spin transistor and the third region comprises a collector of the unipolar spin transistor.
- 9. The memory cell of claim 6, wherein the memory is retained until a different state is stored in the cell.
- 10. The memory cell of claim 6, wherein the magnetic semiconductor material comprises a material selected from the group of GaMnAs, TiCoO2, and BeMnZnSe.
- 11. A method of operating a unipolar spin transistor for nonvolatile memory applications for storing a data state corresponding to one of a first and a second logical data values, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region have a first spin polarization, the second region has a second spin polarization, and each of the first spin polarization and the second spin polarization can be up or down; and wherein the ferromagnetic semiconductor material is in a high-resistance state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a low-resistance state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions, the method comprising the steps of:
a. altering the orientation of the second spin polarization to become one of aligned and opposite to the orientation of the first spin polarization; and b. storing the first logical data value when the ferromagnetic semiconductor material is in the high-resistance state, and storing the second logical value when the ferromagnetic semiconductor material is in the low-resistance state.
- 12. The method of claim 11, wherein the orientation of the second spin polarization can be altered by an external magnetic field.
- 13. A method of operating a unipolar spin transistor for detecting a magnetic field, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region have a first spin polarization, the second region has a second spin polarization, and each of the first spin polarization and the second spin polarization can be up or down; and wherein the ferromagnetic semiconductor material is in a high-resistance state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a low-resistance state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions, the method comprising the steps of:
a. subjecting the second region to a test area; b. measuring the status of the ferromagnetic semiconductor material; and c. determining the presence of an external magnetic field, wherein the presence of an external magnetic field causes the status of the ferromagnetic semiconductor material to alter from one of the high-resistance state and the low-resistance state to another.
- 14. The method of claim 13, wherein the orientation of the second spin polarization can be altered by the external magnetic field.
- 15. A method of operating a unipolar spin transistor for detecting a magnetic field, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region has a first spin polarization, the second region has a second spin polarization opposite to the first spin polarization, and the third region has a third spin polarization parallel to the first spin polarization; wherein a minority carrier in the second region is characterized by an energy band having a barrier height; and wherein the ferromagnetic semiconductor material has a resistance related to the barrier height, the method comprising the steps of:
a. subjecting the second region to a test area; b. measuring the resistance of the ferromagnetic semiconductor material; and c. determining the presence of an external magnetic field, wherein the presence of an external magnetic field causes the barrier height of the energy band of the minority carrier to change, and wherein the change of the barrier height of the energy band causes the resistance of the ferromagnetic semiconductor material to change from one value to another.
- 16. The method of claim 15, wherein each of the first region, the second region and the third region comprises a p-type semiconductor layer.
- 17. The method of claim 15, wherein each of the first region, the second region and the third region comprises an n-type semiconductor layer.
- 18. A method of operating a unipolar spin transistor in a reprogrammable logic process determined by a combination of input logic signals, wherein the unipolar spin transistor comprises:
a magnetic semiconductor material having a first region, a second region, and a third region, wherein the first region is adjacent to the second region so as to form a first domain between the first region and the second region, and the second region is adjacent to the third region so as to form a second domain between the second region and the third region; wherein the first region and the third region have a first spin polarization, the second region has a second spin polarization, and each of the first spin polarization and the second spin polarization can be up or down; wherein the ferromagnetic semiconductor material is in a first non-volatile state when the second spin polarization of the second region is opposite to the first spin polarization of the first and third regions, and the ferromagnetic semiconductor material is in a second non-volatile state when the second spin polarization of the second region is aligned to the first spin polarization of the first and third regions; and wherein each of the first and second non-volatile states represents a binary value, the method comprising the steps of:
a. subjecting the second region to a magnetic field to cause the state of the ferromagnetic semiconductor material to alter from one of the first and second non-volatile states to another, thereby generating a new binary value relating to a new input logic signal; and b. storing the new binary value relating to a new input logic signal so as to reprogram a logic process.
CROSS-REFERENCE TO RELATED PATENT APPLICATIONS
[0001] This application is a continuation of U.S. patent application Ser. No. 10/455,766, filed Jun. 4, 2003, as a divisional of U.S. patent application Ser. No. 10/014,925, which was filed Oct. 26, 2001, claiming the benefit, pursuant to 35 U.S.C. §119(e), of provisional U.S. Patent Application No. 60/243,493, filed Oct. 26, 2000. These applications are hereby incorporated by reference in their entireties.
STATEMENT REGARDING FEDERALLY SPONSORED RESEARCH OR DEVELOPMENT
[0002] This invention was made with government support under NSF Grant ECS-0000556. The government may have certain rights in the invention.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60243493 |
Oct 2000 |
US |
Divisions (1)
|
Number |
Date |
Country |
Parent |
10014925 |
Oct 2001 |
US |
Child |
10455766 |
Jun 2003 |
US |
Continuations (1)
|
Number |
Date |
Country |
Parent |
10455766 |
Jun 2003 |
US |
Child |
10768630 |
Jan 2004 |
US |