Claims
- 1. A method of fabricating a vertical field effect transistor comprising:
lining a sidewall of a trench on a microelectronic substrate with a conformal silicon layer, the conformal silicon layer on the sidewall of the trench including a first end portion adjacent the substrate, a second end portion remote from the substrate and a middle portion between the first and second end portions; doping the first and second end portions to form source and drain regions for the field effect transistor; forming a gate insulating layer adjacent the middle portion; and forming a gate electrode on the gate insulating layer opposite the middle portion.
- 2. A method according to claim 1 wherein the lining a sidewall of a trench comprises:
lining the sidewall of the trench with amorphous silicon; and crystallizing the amorphous silicon.
- 3. A method according to claim 2 wherein the lining the sidewall of a trench is followed by plugging the trench that is lined.
- 4. A method according to claim 1 wherein the lining the sidewall of a trench comprises lining the entire sidewall of the trench to provide a continuous conformal silicon layer.
- 5. A method according to claim 1 wherein the lining the sidewall of a trench comprises lining spaced apart portions of the trench sidewall to provide spaced apart conformal silicon plates.
- 6. A method according to claim 1 wherein the lining the sidewall of a trench is preceded by:
forming a first doping layer on the substrate; forming an intermediate layer on the first doping layer opposite the substrate; forming a second doping layer on the intermediate layer opposite the first doping layer; and defining the trench in the first doping layer, the intermediate layer and the second doping layer.
- 7. A method according to claim 6 wherein the lining the sidewall of a trench comprises:
lining the sidewall of the trench with the conformal silicon layer, the conformal silicon layer on the sidewall of the trench including the first end portion adjacent the first doping layer, the second end portion adjacent the second doping layer and the middle portion adjacent the intermediate layer.
- 8. A method according to claim 7 wherein the doping comprises doping the first and second end portions with dopants from the respective first and second doping layers adjacent thereto, to form source and drain regions for the field effect transistor.
- 9. A method according to claim 8 wherein the forming a gate insulating layer adjacent the middle portion comprises:
removing the intermediate layer adjacent the middle portion to expose at least some of the middle portion; and forming a gate insulating layer on the middle portion that is exposed.
- 10. A method according to claim 9 wherein the forming a gate insulating layer on the middle portion that is exposed comprises thermally oxidizing the middle portion that is exposed.
- 11. A method according to claim 6 wherein the first and second doping layers comprise phosphosilicate glass and/or borosilicate glass.
- 12. A method according to claim 1 wherein the lining the sidewall of a trench is preceded by:
forming a first layer on the substrate; forming an intermediate layer on the first layer opposite the substrate; forming a second layer on the intermediate layer opposite the first layer; and defining the trench in the first layer, the intermediate layer and the second layer.
- 13. A method according to claim 12 wherein the lining the sidewall of a trench comprises:
lining the sidewall of the trench with the conformal silicon layer, the conformal silicon layer on the sidewall of the trench including the first and second end portions adjacent the first and second layers, respectively, and the middle portion adjacent the intermediate layer.
- 14. A method according to claim 13 wherein the forming a gate insulating layer adjacent the middle portion comprises:
removing the intermediate layer adjacent the middle portion to expose at least some of the middle portion; and forming a gate insulating layer on the middle portion that is exposed.
- 15. A method according to claim 14 wherein the forming a gate insulating layer on the middle portion that is exposed comprises thermally oxidizing the middle portion that is exposed.
- 16. A method according to claim 3 wherein the plugging comprises plugging the trench that is lined with a high dielectric constant dielectric.
- 17. A method according to claim 6:
wherein the forming a first doping layer is preceded by forming a silicide layer on the substrate; and wherein the forming a first doping layer comprises forming a first doping layer on the silicide layer opposite the substrate.
- 18. A method of fabricating a vertical field effect transistor comprising:
depositing a vertical channel on a microelectronic substrate at a thickness along the microelectronic substrate that is independent of lithography, the vertical channel extending orthogonal to the microelectronic substrate; forming source and drain regions at respective opposite ends of the vertical channel; and forming an insulated gate adjacent the vertical channel.
- 19. A method according to claim 18 wherein the forming an insulated gate adjacent the vertical channel comprises:
forming an insulating layer on the vertical channel, the insulating layer extending orthogonal to the microelectronic substrate and having a length along the channel that is independent of lithography; and forming a gate electrode on the insulating layer opposite the vertical channel, the gate electrode having a length along the channel that is independent of lithography.
- 20. A method according to claim 19:
wherein the forming an insulating layer is preceded by forming a layer of predetermined thickness on the microelectronic substrate that extends adjacent the vertical channel; wherein the forming an insulating layer comprises forming an insulating layer on the vertical channel that extends orthogonal to the microelectronic substrate and that has a length along the channel that is determined by the predetermined thickness; and wherein the forming a gate electrode comprises forming a gate electrode on the insulating layer opposite the vertical channel and that has a length along the channel that is determined by the predetermined thickness.
- 21. A method of fabricating a vertical field effect transistor comprising:
forming a first doping layer on a microelectronic substrate; forming an intermediate layer on the first doping layer opposite the substrate; forming a second doping layer on the intermediate layer opposite the first doping layer; forming a trench in the first doping layer, the intermediate layer and the second doping layer, the trench including a trench sidewall; lining the trench sidewall with a conformal amorphous silicon layer, the conformal amorphous silicon layer on the trench sidewall including a first end portion adjacent the first doping layer, a second end portion adjacent the second doping layer and a middle portion between the first and second end portions adjacent the intermediate layer; crystallizing the amorphous silicon layer; plugging the trench that is lined; annealing to dope the first end portion and the second end portion with dopants from the first and second doping layers, respectively; removing the intermediate layer adjacent the middle portion to expose at least some of the middle portion; forming a gate insulating layer on the middle portion that is exposed; and forming a gate electrode on the gate insulating layer, opposite the middle portion.
- 22. A method according to claim 21 wherein the first and second doping layers comprise phosphosilicate glass and/or borosilicate glass.
- 23. A method according to claim 21 wherein the plugging comprises plugging the trench with an oxide plug.
- 24. A method according to claim 21 wherein the plugging comprises plugging the trench with a plug that comprises high dielectric constant material.
- 25. A method according to claim 21 wherein the lining the sidewall of a trench comprises lining the entire sidewall of the trench to provide a continuous conformal amorphous silicon layer.
- 26. A method according to claim 21 wherein the lining the sidewall of a trench comprises lining spaced apart portions of the trench sidewall to provide spaced apart conformal amorphous silicon plates.
- 27. A method according to claim 21 wherein the forming a gate insulating layer on the middle portion that is exposed comprises thermally oxidizing the middle portion that is exposed.
- 28. A method according to claim 21 wherein the forming a first doping layer on a microelectronic substrate is preceded by forming a drain contact in the microelectronic substrate and wherein the forming a first doping layer comprises a first doping layer on the microelectronic substrate adjacent the drain contact.
- 29. A method according to claim 28 wherein the drain contact comprises silicide.
- 30. A method according to claim 21 further comprising forming a source contact on the second end.
- 31. A vertical field effect transistor comprising:
a microelectronic substrate including a trench, the trench defining a sidewall; a conformal monocrystalline silicon layer on the sidewall of the trench, the conformal monocrystalline silicon layer on the sidewall of the trench including a drain region adjacent the substrate, a source region remote from the substrate and a channel region between the source and drain regions; a plug in the trench that includes the conformal monocrystalline silicon layer on the sidewall thereof; a gate insulating layer adjacent the channel; and a gate electrode on the gate insulating layer opposite the channel.
- 32. A field effect transistor according to claim 31 wherein the conformal monocrystalline silicon layer on the sidewall of the trench is a continuous conformal monocrystalline silicon layer on the sidewall of the trench.
- 33. A field effect transistor according to claim 31 wherein the conformal monocrystalline silicon layer on the sidewall of the trench comprises spaced apart conformal portions of the conformal monocrystalline silicon layer on the sidewall of the trench.
- 34. A field effect transistor according to claim 31 further comprising:
a first layer on the substrate; and a second layer on the first layer opposite the substrate; wherein the trench extends in the first layer and the second layer; and wherein the gate insulating layer and the gate electrode are between the first and second layers.
- 35. A field effect transistor according to claim 34 wherein the first and second layers comprise phosphosilicate glass and/or borosilicate glass.
- 36. A field effect transistors according to claim 31 wherein the plug comprises high dielectric constant material.
- 37. A field effect transistor according to claim 31 further comprising a silicon layer between the microelectronic substrate and the drain region.
CROSS-REFERENCE TO PROVISIONAL APPLICATION
[0001] This application claims the benefit of provisional Application No. 60/252,306, filed Nov. 22, 2000, entitled Methods of Fabricating Vertical Field Effect Transistors by Conformal Channel Layer Deposition on Sidewalls and Vertical Field Effect Transistors Fabricated Thereby, assigned to the assignee of the present application, the disclosure of which is hereby incorporated herein by reference in its entirety as if set forth fully herein.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60252306 |
Nov 2000 |
US |