Methods of forming field effect transistors on substrates

Abstract
The invention includes methods of forming field effect transistors. In one implementation, the invention encompasses a method of forming a field effect transistor on a substrate, where the field effect transistor comprises a pair of conductively doped source/drain regions, a channel region received intermediate the pair of source/drain regions, and a transistor gate received operably proximate the channel region. Such implementation includes conducting a dopant activation anneal of the pair of source/drain regions prior to depositing material from which a conductive portion of the transistor gate is made. Other aspects and implementations are contemplated.
Description
TECHNICAL FIELD

This invention relates to methods of forming field effect transistors.


BACKGROUND OF THE INVENTION

A continuing goal in integrated circuitry design is to make ever denser, and therefore smaller, circuit devices. This results in thinner layers and smaller geometries. Further, new deposition techniques and materials are constantly being developed to enable circuit devices to be made smaller than the previous generations. Additionally, circuit design sometimes fabricates the devices to be substantially horizontally oriented relative to an underlying substrate, and sometimes substantially vertically oriented.


One common integrated circuit device is a field effect transistor. Such includes a pair of source/drain regions having a semiconductive channel region received operably therebetween. A conductive gate is received operably proximate the channel region, and is separated therefrom by a gate dielectric. Application of a suitable voltage potential to the gate enables current to flow between the source/drain regions through the channel region, with the transistor being capable of essentially functioning as a switch.


The source/drain regions of a field effect transistor typically include semiconductive material which has been doped with a conductivity enhancing impurity of a first and/or second conductivity type. Such dopant impurity might be intrinsically provided during the fabrication of the material from which the source/drain region is fabricated, or subsequently for example by suitable gas phase diffusion or ion implanting. The conductivity type (n or p) of the transistor is determined/designated by the conductivity type of highest dopant concentration portion of the source/drain regions. Specifically, p-channel or PMOS devices have their source/drain highest dopant concentration of p type, and n-channel or NMOS devices have their source/drain highest dopant concentration of n type.


Regardless, the dopants as initially provided are eventually subjected to a high temperature dopant activation anneal to impart desired and necessary operating characteristics to the source/drain regions. However, some present and future generation conductive gate materials are/will be comprised of elemental-form metals, alloys of elemental metals, and conductive metal compounds. Such materials can be adversely affected by the typical temperatures and times required to achieve dopant activation by anneal. For example, certain metal materials (i.e., titanium, titanium nitride, molybdenum silicide, nickel silicide, titanium silicide, and cobalt silicide) are thermally unstable and result in stress/strain induced stacking faults or react with the dielectric when subjected to the high temperature anneals typically required to achieve dopant activation.


While the invention was motivated in addressing the above identified issues, it is in no way so limited. The invention is only limited by the accompanying claims as literally worded, without interpretative or other limiting reference to the specification, and in accordance with the doctrine of equivalents.


SUMMARY

The invention includes methods of forming field effect transistors. In one implementation, the invention encompasses a method of forming a field effect transistor on a substrate, where the field effect transistor comprises a pair of conductively doped source/drain regions, a channel region received intermediate the pair of source/drain regions, and a transistor gate received operably proximate the channel region. Such implementation includes conducting a dopant activation anneal of the pair of source/drain regions prior to depositing material from which a conductive portion of the transistor gate is made.


In one implementation, a method of forming a field effect transistor includes ion implanting conductivity enhancing impurity dopant into semiconductive material of a substrate to form highest dopant concentration portions of a pair of source/drain regions. A dopant activation anneal is conducted of the highest dopant concentration portions of the pair of source/drain regions. After the dopant activation anneal, material is deposited from which a conductive portion of the transistor gate of the transistor is made.


In one implementation, a method of forming a field effect transistor includes ion implanting conductivity enhancing impurity dopant into an implant region of semiconductive material of a substrate to a highest dopant concentration for a pair of source/drain regions. After the ion implanting, a dopant activation anneal of the implant region is conducted. After the dopant activation anneal, an opening is etched through the implant region into semiconductive material of the substrate. Gate dielectric and conductive material of the transistor gate of the transistor are formed within the opening.


In one implementation, a method of forming an n-channel field effect transistor and a p-channel field effect transistor on a substrate includes ion implanting p-type conductivity enhancing impurity dopant into semiconductive material of a substrate to form highest dopant concentration portions of a pair of source/drain regions of the p-channel field effect transistor. Before or thereafter, n-type conductivity enhancing impurity dopant is ion implanted into semiconductive material of the substrate to form highest dopant concentration portions of the pair of source/drain regions of the n-channel field effect transistor. A dopant activation anneal is simultaneously conducted of the highest dopant concentration portions of the pair of source/drain regions of each of the n-channel field effect transistor and of the p-channel field effect transistor. After the dopant activation anneal, material is deposited from which conductive portions of the transistor gates of the transistors are made.


Other aspects and implementations are contemplated.





BRIEF DESCRIPTION OF THE DRAWINGS

Preferred embodiments of the invention are described below with reference to the following accompanying drawings.



FIG. 1 is a diagrammatic top plan view of a semiconductor substrate in process in accordance with an aspect of the invention.



FIG. 2 is a view of the FIG. 1 substrate taken through line 2-2 in FIG. 1.



FIG. 3 is a view of the FIG. 1 substrate at a processing subsequent to that depicted by FIG. 1.



FIG. 4 is a view of the FIG. 3 substrate taken through line 4-4 in FIG. 3.



FIG. 5 is a view of the FIG. 3 substrate at a processing subsequent to that depicted by FIG. 3.



FIG. 6 is a view of the FIG. 5 substrate taken through line 6-6 in FIG. 5.



FIG. 7 is a view of the FIG. 5 substrate at a processing subsequent to that depicted by FIG. 5.



FIG. 8 is a view of the FIG. 7 substrate taken through line 8-8 in FIG. 7.



FIG. 9 is a view of the FIG. 7 substrate at a processing subsequent to that depicted by FIG. 7.



FIG. 10 is a view of the FIG. 9 substrate taken through line 10-10 in FIG. 9.



FIG. 11 is a view of the FIG. 9 substrate at a processing subsequent to that depicted by FIG. 9.



FIG. 12 is a view of the FIG. 11 substrate taken through line 12-12 in FIG. 11.



FIG. 13 is a view of the FIG. 11 substrate at a processing subsequent to that depicted by FIG. 11.



FIG. 14 is a view of the FIG. 13 substrate taken through line 14-14 in FIG. 13.



FIG. 15 is a view of the FIG. 13 substrate at a processing subsequent to that depicted by FIG. 13.



FIG. 16 is a view of the FIG. 15 substrate taken through line 16-16 in FIG. 15.



FIG. 17 is a view of the FIG. 15 substrate at a processing subsequent to that depicted by FIG. 15.



FIG. 18 is a view of the FIG. 17 substrate taken through line 18-18 in FIG. 17.



FIG. 19 is a view of the FIG. 17 substrate at a processing subsequent to that depicted by FIG. 17.



FIG. 20 is a view of the FIG. 19 substrate taken through line 20-20 in FIG. 19.





DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).


Exemplary preferred methods of forming a field effect transistor on a substrate are described with reference to FIGS. 1-20. By way of example only, the field effect transistor might be p-type or n-type. Regardless, the field effect transistor will comprise a pair of conductively doped source/drain regions, a channel region received intermediate the pair of source/drain regions, and a transistor gate received operably proximate the channel region. An exemplary preferred embodiment method is described in forming both an n-channel field effect transistor and a p-channel field effect transistor on a substrate, although methods in accordance with the invention might be utilized to fabricate only a single conductivity type field effect transistor.


Referring to FIGS. 1 and 2, an exemplary substrate fragment in process is indicated generally with reference numeral 10. Such preferably comprises a semiconductive substrate, with the depicted preferred example comprising bulk monocrystalline semiconductive material 12 (for example, silicon), although other substrates (for example, semiconductor-on-insulator substrates) are also contemplated. In the context of this document, the term “semiconductor substrate” or “semiconductive substrate” is defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.


Trench isolation material 14 has been formed relative to substrate 12, for example comprising one or a combination of silicon dioxide and silicon nitride. In the depicted example, semiconductive material 12 has been suitably background doped with p-type material (i.e., boron) to define a p-well 20 having a suitable dopant concentration to function as an NMOS channel. Trench isolation regions 14 have been fabricated to define an exemplary substrate area 16 in which an n-channel field effect transistor will be fabricated, and an area 18 in which a p-channel field effect transistor will be fabricated.


Referring to FIGS. 3 and 4, n-channel region/area 16 has been suitably masked, for example with a photoresist layer 22. Suitable background n-type doping has occurred to form an n-well region 24 within p-channel region/area 18.


Referring to FIGS. 5 and 6, p-type conductivity enhancing impurity dopant has been ion implanted into a first region 26 of semiconductive material 24 of the substrate to a highest dopant concentration for the pair of source/drain regions of the p-channel field effect transistor being fabricated. An exemplary implant material is boron, for example deposited to an exemplary dopant concentration of from 1×1013 ions/cm3 to 1×1016 ions/cm3. An exemplary thickness of implanted first region 26 is from 300 Angstroms to 500 Angstroms, with an exemplary depth for peak implant concentration being from 200 Angstroms to 400 Angstroms. A conductivity enhancing impurity might be provided within first region 26 by any existing or yet-to-be developed manner, including those other than ion implanting, for example by gas phase diffusion. Regardless, in this exemplary embodiment, first region 26 will be fabricated to comprise a pair of source/drain regions 28 of the p-channel field effect transistor being fabricated, with region 26 constituting the highest dopant concentration portions thereof and as will become apparent from the continuing discussion. Accordingly, separate portions of first region 26 will constitute the highest dopant concentration portions of source/drain regions 28.


Further in one exemplary preferred embodiment, and as shown, aspects of the invention contemplate ion implanting a conductivity modifying impurity dopant into semiconductive material 24 of the substrate to form at least one lower dopant concentration portion 30 received proximate each highest dopant concentration portion of region 26 of each source/drain region 28. By way of example only, lower dopant concentration portion 30 is depicted as being received below first region 26. Further by way of example only, such region might comprise one or a combination of a threshold voltage (Vt) adjust implant and a lightly doped drain (LDD) implant. Such is depicted as comprising a Vt adjust implant of opposite conductivity type to that of p+ region 26. An example dopant material comprises arsenic, for example implanted to concentration of from 1×1012 ions/cm3 to 1×1013 ions/cm3. Regardless, the lower dopant concentration portions formed proximate each highest dopant concentration portion of the field effect transistor might be of the same conductivity type as the highest dopant concentration portion, or of different conductivity types. Further if of the same conductivity type, the dopant of the lower dopant concentration portions and the dopant of the highest dopant concentration portions might be of the same or different compositions.


Referring to FIGS. 7 and 8, p-channel region/area 18 has been masked, for example with photoresist 32, and an n-type conductivity enhancing impurity dopant has been ion implanted into a second region 34 of semiconductive material 20 of the substrate to a highest dopant concentration for the pair of source/drain regions of the n-channel field effect transistor being fabricated. An exemplary dopant concentration is the same as that described above for first region 26. An exemplary suitable n-type implant material is arsenic, and exemplary preferred thickness and peak implant depth for second region 34 are the same as those for first region 26. A conductivity enhancing impurity might be provided within first region 26 by any existing or yet-to-be developed manner, including those other than ion implanting, for example by gas phase diffusion. Regardless, in this exemplary embodiment, second region 34 will be fabricated to comprise a pair of source/drain regions 36 of the n-channel field effect transistor being fabricated, with region 34 constituting the highest dopant concentration portions thereof and as will become apparent from the continuing discussion. Accordingly, separate portions of second region 34 will constitute the highest dopant concentration portions of source/drain regions 36.



FIGS. 7 and 8 also depict exemplary preferred ion implanting of a conductivity modifying impurity dopant into the semiconductive material of the substrate to form at least one lower dopant concentration portion 38 proximate each highest dopant concentration portion of region 34 of source/drain regions 36 being fabricated. As above, a preferred orientation for implant region 38 is lower in the semiconductive material than are the highest dopant concentration portions of region 34. Further as described above with connection to the relationship between first region 26 and lower dopant concentration region 30, lower dopant concentration portions of region 38 might be of the same conductivity type as those of the portions of region 34, or of different conductivity types. If of the same conductivity type, the dopants might be of the same composition or of different compositions. In the depicted example, region 38 is depicted as comprising a Vt adjust implant of opposite conductivity type to that of n+ region 34. An example dopant material comprises boron, for example implanted to concentration of from 1×1012 ions/cm3 to 1×1013 ions/cm3.


The above exemplary orderings of masking and forming the respective p-type and n-type regions could of course be reversed.


Referring to FIGS. 9 and 10, photoresist mask 32 (not shown) has been removed, and the substrate subjected to a dopant activation anneal to simultaneously activate the dopants in regions 16 and 18. Any existing or yet-to-be developed anneal technique effective for dopant activation where required is contemplated. By way of example only, one exemplary preferred technique includes exposing the substrate to rapid thermal processing (RTP) at a temperature of at least 920° C. for from 10 seconds to 90 seconds, or furnace anneal at a temperature of at least 600° C. for from 20 minutes to 60 minutes.


Referring to FIGS. 11 and 12, and after the dopant activation anneal, a first opening 44 has been etched through first region 26 (and also through lower dopant concentration portion 30 received therebeneath) into semiconductive material 24 of the substrate. Further, a second opening 46 has been etched through second region 34 (and also preferably through lower dopant concentration portion 38 received therebeneath) into semiconductive material 20 of the substrate. Such is preferably conducted simultaneously, for example utilizing one or more common masking and etching steps. Such is also depicted, by way of example only, as forming openings 44 and 46 to extend over and within trench isolation 14. In this exemplary embodiment, and by way of example only, desired field effect transistor gates will be formed within openings 44 and 46. Further, opening 44 is laterally centered relative to implant region 26 in at least one respective straight line cross-section of the substrate, for example the cross-section line 12-12 as shown in FIG. 11. Also, opening 46 is laterally centered relative to implant region 34 in at least one respective straight line cross-section of the substrate, for example the cross-section line 12-12 as shown in FIG. 11.


For example, FIGS. 13 and 14 depict forming a suitable gate dielectric 50 within first opening 44 and second opening 46. Such might comprise the same or different one or more materials for the respective transistors being fabricated, with examples including one or a combination of silicon dioxide, silicon nitride, aluminum oxide, hafnium oxide and zirconium oxide, and other preferred high-k dielectric materials. Also, different gate dielectric thickness can be provided if desired for the different p-channel and n-channel devices.


Referring to FIGS. 15 and 16, conductive material 54 of the transistor gate of the p-channel field effect transistor has been formed over gate dielectric 50 within first opening 44 and conductive material 54 of the transistor gate of the n-channel field effect transistor has been formed over gate dielectric 50 within second opening 46. The conductive material of the transistor gate of the p-channel field effect transistor and the conductive material of the transistor gate of the n-channel field effect transistor might be of the same or different compositions. Ideally, such are typically of at least slightly modified compositions for obtaining different and desired work functions for the respective p-channel and n-channel devices. Accordingly in such processing, separate depositions might occur relative to the material deposited to within openings 44 and 46, or a commonly deposited material 54 subjected to separate masked processings of such material within the respective openings 44 and 46.


Exemplary preferred conductive material from which conductive portions of the transistor gates are made include elemental-form metal (including alloys thereof), conductive metal compounds, and less preferably conductively doped semiconductive material (i.e., conductively doped polysilicon). Exemplary preferred materials include TaSiN for n-channel devices and TiN for p-channel devices. However of course, other elemental metals and metal compounds are contemplated.



FIGS. 15 and 16 depict the formation of conductive material 54 as comprising a deposition which overfills openings 44 and 46. FIGS. 17 and 18 depict a preferred-embodiment subsequent removing of some of such deposited conductive material effective to recess material 54 to within openings 44 and 46. Such thereby forms an n-channel gate 60 and a p-channel gate 62. Each source/drain region 28 for the p-channel field effect transistor is comprised of an exemplary highest dopant concentration portion 26 and at least one lower dopant concentration portion 30, in the exemplary preferred embodiment. Likewise, each source/drain region 36 of the n-channel field effect transistor is comprised of a highest dopant concentration portion 34 and at least one lower dopant concentration portion 38. Arrows 65 depict the exemplary channels formed for current flow upon application of suitable voltage to the respective gates 60 and 62.


Referring to FIGS. 19 and 20, exemplary subsequent processing is depicted. Specifically, an insulative layer 70 (for example silicon nitride) has been deposited over the substrate. An exemplary thickness range for layer 70 is from 50 Angstroms to 200 Angstroms. A thicker, different composition, insulative material layer 71 (i.e., silicon dioxide deposited by the decomposition of tetraethylorthosilicate) has been formed over layer 70. An exemplary thickness range for layer 71 is from 1,000 Angstroms to 10,000 Angstroms. Contact openings 72 have been fabricated into and through layers 71 and 70 to provide the desired exposure to the respective source/drain regions and conductive material extending from the transistor gates. Suitable conductive contacts (not shown) would be formed thereto for the effective connection of such components with other conductive interconnects or devices (i.e., capacitors and/or conductive interconnect lines).


The above processing, by way of example only, depicts the semiconductive material of first region 26, the semiconductive material of second region 34, and the semiconductive material beneath such regions into which first opening 44 and into which second opening 46 are etched to each comprise bulk monocrystalline semiconductive material, for example bulk monocrystalline silicon. However, aspects of the invention also contemplate such semiconductive material as comprising other than bulk monocrystalline material, for example semiconductor-on-insulator substrates and material, and other substrates whether existing or yet-to-be developed.


Such exemplary preferred embodiments also depict the fabrication of the field effect transistor gate within an opening or trench formed within a semiconductor substrate such as bulk monocrystalline semiconductor material. However, the invention is in no way so limited. Aspects of the invention contemplate conducting a dopant activation anneal of a pair of source/drain regions prior to depositing material from which a conductive portion of the transistor gate is made regardless of the substrate or transistor orientation/structure. For example, and by way of example only, the field effect transistor gate could be formed outwardly of a bulk monocrystalline semiconductive material substrate, for example with respect to a conventional or yet-to-be developed horizontal/planar transistor, and wherein the pair of source/drain regions where subjected to a dopant activation anneal prior to the fabrication of a conductive portion of a transistor gate received operably between the source/drain regions over a channel region formed therebetween. Likewise, the invention contemplates conducting a dopant activation anneal of a pair of elevated source/drain regions of a horizontally-oriented field effect transistor, and for example regardless of whether such elevated source/drain regions are formed on or over bulk monocrystalline semiconductive material.


In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.

Claims
  • 1. A method of forming a field effect transistor on a substrate, the field effect transistor comprising a pair of laterally spaced conductively doped source/drain regions, a channel region received intermediate and elevationally below the pair of source/drain regions, and a transistor gate received operably proximate the channel region, the method comprising: ion implanting conductivity enhancing impurity dopant into semiconductive material of the substrate to form highest dopant concentration portions of the pair of source/drain regions, the highest dopant concentration portions comprising 1×1013 to 1×1016 ions/cm3;conducting a dopant activation anneal of the highest dopant concentration portions of the pair of source/drain regions, the semiconductive material having an exposed uppermost surface during the implanting and the anneal;after the dopant activation anneal, etching an opening through the conductivity enhancing dopant into the semiconductive material of the substrate;forming a gate dielectric that lines the entire sidewalls of the opening and directly overlies the uppermost surface of the semiconductive material; anddepositing material from which a conductive portion of the transistor gate is made into the opening.
  • 2. The method of claim 1 wherein the deposited material from which a conductive portion of the transistor gate is made comprises elemental-form metal.
  • 3. The method of claim 1 wherein the deposited material from which a conductive portion of the transistor gate is made comprises a conductive metal compound.
  • 4. The method of claim 1 wherein the deposited material from which a conductive portion of the transistor gate is made comprises conductively doped semiconductive material.
  • 5. The method of claim 1 further comprising prior to conducting the dopant activation anneal, ion implanting conductivity modifying impurity dopant into semiconductive material of the substrate to form at least one lower dopant concentration portion proximate each highest dopant concentration portion.
  • 6. The method of claim 5 wherein said lower dopant concentration portions are formed lower in the semiconductive material than are the highest dopant concentration portions.
  • 7. The method of claim 5 wherein said lower dopant concentration portions are of the same conductivity type as the highest dopant concentration portions.
  • 8. The method of claim 7 wherein the dopant of the lower dopant concentration portions and the dopant of the highest dopant concentration portions are of the same composition.
  • 9. The method of claim 5 wherein said lower dopant concentration portions are of different conductivity type as compared to the highest dopant concentration portions.
  • 10. The method of claim 1 wherein the pair of source/drain regions is formed within bulk monocrystalline semiconductive material of the substrate.
  • 11. The method of claim 10 wherein the field effect transistor gate is formed outwardly of the bulk monocrystalline semiconductive material.
  • 12. The method of claim 10 wherein the field effect transistor gate is formed within an opening formed within the bulk monocrystalline semiconductive material.
  • 13. The method of claim 1 wherein the pair of source/drain regions comprises elevated source/drain regions of a horizontally oriented field effect transistor.
  • 14. The method of claim 13 wherein the substrate comprises bulk monocrystalline semiconductive material, the elevated source/drain regions being formed on the bulk monocrystalline semiconductive material.
  • 15. A method of forming a field effect transistor on a substrate, the field effect transistor comprising a pair of laterally spaced conductively doped source/drain regions, a channel region received intermediate and elevationally below the pair of source/drain regions, and a transistor gate received operably proximate the channel region, the method comprising: ion implanting conductivity enhancing impurity dopant into an implant region of semiconductive material of the substrate to a highest dopant concentration for the pair of source/drain regions, the highest dopant concentration portions comprising 1×1013 to 1×1016 ions/cm3;after the ion implanting, conducting a dopant activation anneal of the implant region, an uppermost surface of the semiconductive material being exposed during the implanting and the anneal;after the dopant activation anneal, etching an opening through the implant region into semiconductive material of the substrate;forming gate dielectric material lining the entire sidewalls of the opening and directly on the uppermost surface of the semiconductive material; andforming conductive material of the transistor gate within the opening.
  • 16. The method of claim 15 wherein the opening is laterally centered relative to the implant region in at least one straight line cross section of the substrate.
  • 17. The method of claim 15 further comprising prior to conducting the dopant activation anneal, ion implanting conductivity modifying impurity dopant into semiconductive material of the substrate to form at least one lower dopant concentration portion below the implant region, the opening being etched through the portion.
  • 18. The method of claim 15 wherein the forming of conductive material comprises depositing conductive material to overfill the opening.
  • 19. The method of claim 18 further comprising removing some of the deposited conductive material effective to recess it within the opening.
  • 20. A method of forming an n-channel field effect transistor and a p channel field effect transistor on a substrate, said transistors respectively comprising a pair of laterally spaced conductively doped source/drain regions, a channel region received intermediate and elevationally below the pair of source/drain regions, and a transistor gate received operably proximate the channel region, the method comprising: ion implanting p-type conductivity enhancing impurity dopant into semiconductive material of the substrate to form highest dopant concentration portions of the pair of source/drain regions of the p-channel field effect transistor, the highest dopant concentration portions comprising 1×1013 to 1×1016 ions/cm3;ion implanting n-type conductivity enhancing impurity dopant into semiconductive material of the substrate to form highest dopant concentration portions of the pair of source/drain regions of the n-channel field effect transistor;simultaneously conducting a dopant activation anneal of the highest dopant concentration portions of the pair of source/drain regions of each of the n-channel field effect transistor and of the p-channel field effect transistor, an uppermost surface of the semiconductive material being exposed during the implanting and the anneal; andafter the dopant activation anneal, etching openings through the source/drain regions into the semiconductor material of the substrate;forming gate oxide material lining an entirety of sidewalls of the openings and directly on the uppermost surface; anddepositing material from which conductive portions of the transistor gates are made into the openings.
  • 21. The method of claim 20 comprising depositing different conductive gate materials for the respective p-channel and n-channel field effect transistors.
  • 22. The method of claim 20 comprising depositing the same conductive gate material for the respective p-channel and n-channel field effect transistors.
  • 23. A method of forming an n-channel field effect transistor and a p channel field effect transistor on a substrate, said transistors respectively comprising a pair of laterally spaced conductively doped source/drain regions, a channel region received intermediate and elevationally below the pair of source/drain regions, and a transistor gate received operably proximate the channel region, the method comprising: ion implanting p-type conductivity enhancing impurity dopant into a first region of semiconductive material of the substrate to a highest dopant concentration for the pair of source/drain regions of the p-channel field effect transistor, the highest dopant concentration portions comprising 1×1013 to 1×1016 ions/cm3;ion implanting n-type conductivity enhancing impurity dopant into a second region of semiconductive material of the substrate to a highest dopant concentration for the pair of source/drain regions of the n-channel field effect transistor;simultaneously conducting a dopant activation anneal of the first and second regions, an uppermost surface of the semiconductive material being exposed during the implanting and the anneal;after the dopant activation anneal, etching a first opening through the first region into semiconductive material of the substrate and etching a second opening through the second region into semiconductive material of the substrate;forming gate dielectric lining entire sidewalls within the first and second openings and on the uppermost surface of the semiconductive material; andforming conductive material of the transistor gate of the p-channel field effect transistor over the gate dielectric within the first opening and conductive material of the transistor gate of the n-channel field effect transistor over the gate dielectric within the second opening.
  • 24. The method of claim 23 further comprising prior to conducting the dopant activation anneal, ion implanting conductivity modifying impurity dopant into semiconductive material of the substrate to form at least one lower dopant concentration portion below each of the first and second regions, the first opening being etched through said lower dopant concentration portion received beneath first region, the second opening being etched through said lower dopant concentration portion received beneath second region.
  • 25. The method of claim 23 wherein the semiconductive material of the first region, the semiconductive material of the second region, the semiconductive material into which the first opening is etched and the semiconductive material into which the second opening is etched comprise bulk monocrystalline semiconductive material.
RELATED PATENT DATA

This application is a divisional of U.S. patent application Ser. No. 11/215,477, filed on Aug. 30, 2005, now U.S. Pat. No. 7,867,851, which is incorporated herein by reference.

US Referenced Citations (333)
Number Name Date Kind
4455740 Iwai Jun 1984 A
4722910 Yasaitis Feb 1988 A
4835741 Baglee May 1989 A
4922460 Furutani et al. May 1990 A
4931409 Nakajima et al. Jun 1990 A
4937641 Sunami et al. Jun 1990 A
4939100 Jeuch et al. Jul 1990 A
4939793 Stewart Jul 1990 A
4979004 Esquivel et al. Dec 1990 A
5013680 Lowrey et al. May 1991 A
5014110 Satoh May 1991 A
5021355 Dhong et al. Jun 1991 A
5047117 Roberts Sep 1991 A
5107459 Chu et al. Apr 1992 A
5108938 Solomon Apr 1992 A
5122848 Lee et al. Jun 1992 A
5160491 Mori Nov 1992 A
5244824 Sivan Sep 1993 A
5254218 Roberts et al. Oct 1993 A
5281548 Prall Jan 1994 A
5358879 Brady et al. Oct 1994 A
5371024 Hieda et al. Dec 1994 A
5376575 Kim et al. Dec 1994 A
5392237 Iida Feb 1995 A
5413949 Hong May 1995 A
5446299 Acovic et al. Aug 1995 A
5467305 Bertin et al. Nov 1995 A
5472893 Iida Dec 1995 A
5480838 Mitsui Jan 1996 A
5496751 Wei et al. Mar 1996 A
5502320 Yamada et al. Mar 1996 A
5504357 Kim et al. Apr 1996 A
5512770 Hong Apr 1996 A
5514604 Brown May 1996 A
5532089 Adair et al. Jul 1996 A
5567634 Hebert Oct 1996 A
5573837 Roberts et al. Nov 1996 A
5574621 Sakamoto et al. Nov 1996 A
5612559 Park et al. Mar 1997 A
5619057 Komatsu Apr 1997 A
5687119 Park Nov 1997 A
5693549 Kim Dec 1997 A
5714412 Liang et al. Feb 1998 A
5714786 Gonzalez et al. Feb 1998 A
5739066 Pan Apr 1998 A
5753947 Gonzalez May 1998 A
5763305 Chao Jun 1998 A
5792687 Jeng Aug 1998 A
5792690 Sung Aug 1998 A
5798544 Ohya et al. Aug 1998 A
5817552 Roesner et al. Oct 1998 A
5841611 Sakakima et al. Nov 1998 A
5869359 Prabhakar Feb 1999 A
5869382 Kubota Feb 1999 A
5909618 Forbes et al. Jun 1999 A
5963469 Forbes Oct 1999 A
5964750 Tulleken et al. Oct 1999 A
5972754 Ni et al. Oct 1999 A
5977579 Noble Nov 1999 A
6005273 Gonzalez et al. Dec 1999 A
6015990 Hieda et al. Jan 2000 A
6033963 Huang et al. Mar 2000 A
6037212 Chao Mar 2000 A
6054355 Inumiya et al. Apr 2000 A
6059553 Jin et al. May 2000 A
6063669 Takaishi May 2000 A
6072209 Noble et al. Jun 2000 A
6090693 Gonzalez et al. Jul 2000 A
6090700 Tseng Jul 2000 A
6096596 Gonzalez Aug 2000 A
6108191 Bruchhaus et al. Aug 2000 A
6114735 Batra et al. Sep 2000 A
6120952 Pierrat et al. Sep 2000 A
6124611 Mori Sep 2000 A
6127699 Ni et al. Oct 2000 A
6150687 Noble et al. Nov 2000 A
6168996 Numazawa et al. Jan 2001 B1
6184086 Kao Feb 2001 B1
6187643 Borland Feb 2001 B1
6191470 Forbes et al. Feb 2001 B1
6214670 Shih et al. Apr 2001 B1
6215149 Lee et al. Apr 2001 B1
6225669 Long et al. May 2001 B1
6255165 Thurgate et al. Jul 2001 B1
6258650 Sunouchi Jul 2001 B1
6259142 Dawson et al. Jul 2001 B1
6274497 Lou Aug 2001 B1
6284419 Pierrat et al. Sep 2001 B2
6297106 Pan et al. Oct 2001 B1
6300177 Sundaresan et al. Oct 2001 B1
6303518 Tian et al. Oct 2001 B1
6306755 Zheng Oct 2001 B1
6319644 Pierrat et al. Nov 2001 B2
6323506 Alok Nov 2001 B1
6323528 Yamazaki et al. Nov 2001 B1
6331461 Juengling Dec 2001 B1
6337497 Hanafi et al. Jan 2002 B1
6340614 Tseng Jan 2002 B1
6348385 Cha et al. Feb 2002 B1
6349052 Hofmann et al. Feb 2002 B1
6362506 Miyai Mar 2002 B1
6372554 Kawakita et al. Apr 2002 B1
6383861 Gonzalez et al. May 2002 B1
6383879 Kizilyalli et al. May 2002 B1
6391726 Manning May 2002 B1
6399490 Jammy et al. Jun 2002 B1
6414356 Forbes et al. Jul 2002 B1
6417085 Batra et al. Jul 2002 B1
6420786 Gonzalez et al. Jul 2002 B1
6458653 Jang Oct 2002 B1
6458925 Fasano Oct 2002 B1
6459138 Reinberg Oct 2002 B2
6459142 Tihanyi Oct 2002 B1
6473333 Tachibana et al. Oct 2002 B1
6476444 Min Nov 2002 B1
6495474 Rafferty et al. Dec 2002 B1
6495890 Ono Dec 2002 B1
6498062 Durcan et al. Dec 2002 B2
6498087 French et al. Dec 2002 B2
6552401 Dennison Apr 2003 B1
6563183 En et al. May 2003 B1
6566193 Hofmann et al. May 2003 B2
6573559 Kitada et al. Jun 2003 B2
6586808 Xiang et al. Jul 2003 B1
6624032 Alavi et al. Sep 2003 B2
6630720 Maszara et al. Oct 2003 B1
6632714 Yoshikawa Oct 2003 B2
6632723 Watanabe et al. Oct 2003 B2
6645818 Sing et al. Nov 2003 B1
6645869 Chu et al. Nov 2003 B1
6656748 Hall et al. Dec 2003 B2
6696746 Farrar et al. Feb 2004 B1
6706600 Kanaya Mar 2004 B2
6707706 Nitayama et al. Mar 2004 B2
6717200 Schamberger et al. Apr 2004 B1
6720232 Tu et al. Apr 2004 B1
6724028 Gudesen Apr 2004 B2
6727137 Brown Apr 2004 B2
6744097 Yoo Jun 2004 B2
6753228 Azam et al. Jun 2004 B2
6767789 Bronner et al. Jul 2004 B1
6784112 Arita et al. Aug 2004 B2
6818515 Lee et al. Nov 2004 B1
6818937 Noble et al. Nov 2004 B2
6818947 Grebs et al. Nov 2004 B2
6822261 Yamazaki et al. Nov 2004 B2
6825093 Scholz Nov 2004 B2
6844230 Reinberg Jan 2005 B2
6844591 Tran Jan 2005 B1
6849496 Jaiprakash et al. Feb 2005 B2
6849501 Rudeck Feb 2005 B2
6864536 Lin et al. Mar 2005 B2
6888198 Krivokapic May 2005 B1
6888770 Ikehashi May 2005 B2
6897109 Jin et al. May 2005 B2
6916711 Yoo Jul 2005 B2
6924190 Dennison Aug 2005 B2
6930640 Chung et al. Aug 2005 B2
6939763 Schlosser et al. Sep 2005 B2
6969662 Fazan et al. Nov 2005 B2
6979853 Sommer et al. Dec 2005 B2
7005349 Lee et al. Feb 2006 B2
7005710 Gonzalez et al. Feb 2006 B1
7015543 Kawamura et al. Mar 2006 B2
7022573 Hsiao et al. Apr 2006 B2
7027334 Ikehashi et al. Apr 2006 B2
7030436 Forbes Apr 2006 B2
7042009 Shaheen et al. May 2006 B2
7049196 Noble May 2006 B2
7064365 An et al. Jun 2006 B2
7071043 Tang et al. Jul 2006 B2
7075151 Shino Jul 2006 B2
7084028 Fukuzumi Aug 2006 B2
7087956 Umebayashi Aug 2006 B2
7091092 Sneelal et al. Aug 2006 B2
7122425 Chance et al. Oct 2006 B2
7122449 Langdo et al. Oct 2006 B2
7125774 Kim et al. Oct 2006 B2
7125781 Manning et al. Oct 2006 B2
7135371 Han et al. Nov 2006 B2
7148527 Kim et al. Dec 2006 B2
7160788 Sandhu et al. Jan 2007 B2
7179706 Patraw et al. Feb 2007 B2
7199005 Sandhu et al. Apr 2007 B2
7202127 Busch et al. Apr 2007 B2
7214621 Nejad et al. May 2007 B2
7244659 Tang et al. Jul 2007 B2
7250650 Hieriemann et al. Jul 2007 B2
7262089 Abbott et al. Aug 2007 B2
7282401 Juengling Oct 2007 B2
7285812 Tang et al. Oct 2007 B2
7319255 Hwang et al. Jan 2008 B2
7349232 Wang et al. Mar 2008 B2
7351666 Furukawa et al. Apr 2008 B2
7361545 Li et al. Apr 2008 B2
7361569 Tran et al. Apr 2008 B2
7384849 Parekh et al. Jun 2008 B2
7390746 Bai et al. Jun 2008 B2
7393789 Abatchev et al. Jul 2008 B2
7396781 Wells Jul 2008 B2
7413981 Tang et al. Aug 2008 B2
7429536 Abatchev et al. Sep 2008 B2
7435536 Sandhu et al. Oct 2008 B2
7455956 Sandhu et al. Nov 2008 B2
7465616 Tang et al. Dec 2008 B2
7488685 Kewley Feb 2009 B2
7494870 Chien et al. Feb 2009 B2
7495294 Higashitani Feb 2009 B2
7495946 Gruening-von Schwerin et al. Feb 2009 B2
7504686 Lutze Mar 2009 B2
7528440 Forbes May 2009 B2
7535745 Shuto May 2009 B2
7547640 Abatchev et al. Jun 2009 B2
7547945 Tang et al. Jun 2009 B2
7560390 Sant et al. Jul 2009 B2
7564087 Forbes Jul 2009 B2
7567452 Song et al. Jul 2009 B2
7576389 Tanaka Aug 2009 B2
7589995 Tang et al. Sep 2009 B2
7602001 Gonzalez Oct 2009 B2
7605090 Gutsche et al. Oct 2009 B2
7608503 Lung et al. Oct 2009 B2
7608876 Forbes Oct 2009 B2
7619311 Lung Nov 2009 B2
7648919 Tran et al. Jan 2010 B2
7684245 Schumann et al. Mar 2010 B2
7700441 Kim et al. Apr 2010 B2
7732275 Orimoto et al. Jun 2010 B2
7736980 Juengling Jun 2010 B2
7755132 Mokhlesi Jul 2010 B2
7759193 Fishburn Jul 2010 B2
7902028 Kim et al. Mar 2011 B2
8084190 Gutsche et al. Dec 2011 B2
20010002304 Pierrat et al. May 2001 A1
20010017390 Long et al. Aug 2001 A1
20010023045 Pierrat et al. Sep 2001 A1
20010025973 Yamada et al. Oct 2001 A1
20010038123 Yu Nov 2001 A1
20010044181 Nakamura Nov 2001 A1
20010052617 Kitada et al. Dec 2001 A1
20020022339 Kirchhoff Feb 2002 A1
20020127796 Hofmann et al. Sep 2002 A1
20020127798 Prall Sep 2002 A1
20020130378 Forbes et al. Sep 2002 A1
20020135030 Horikawa Sep 2002 A1
20020153579 Yamamoto Oct 2002 A1
20020163039 Cleventer et al. Nov 2002 A1
20020192911 Parke Dec 2002 A1
20030001290 Nitayama et al. Jan 2003 A1
20030011032 Umebayashi Jan 2003 A1
20030042512 Gonzalez Mar 2003 A1
20030092238 Eriguchi May 2003 A1
20030094651 Suh May 2003 A1
20030161201 Sommer et al. Aug 2003 A1
20030164527 Sugi et al. Sep 2003 A1
20030169629 Goebel et al. Sep 2003 A1
20030170941 Colavito Sep 2003 A1
20030170955 Kawamura et al. Sep 2003 A1
20030234414 Brown Dec 2003 A1
20040009644 Suzuki Jan 2004 A1
20040018679 Yu et al. Jan 2004 A1
20040034587 Amberson et al. Feb 2004 A1
20040061148 Hsu Apr 2004 A1
20040065919 Wilson et al. Apr 2004 A1
20040070028 Azam et al. Apr 2004 A1
20040092115 Hsieh et al. May 2004 A1
20040125636 Kurjanowicz et al. Jul 2004 A1
20040150070 Okada et al. Aug 2004 A1
20040159857 Horita et al. Aug 2004 A1
20040184298 Takahashi et al. Sep 2004 A1
20040188738 Farnworth et al. Sep 2004 A1
20040197995 Lee et al. Oct 2004 A1
20040222458 Hsich et al. Nov 2004 A1
20040224476 Yamada et al. Nov 2004 A1
20040232466 Birner et al. Nov 2004 A1
20040259311 Kim et al. Dec 2004 A1
20040266081 Oh et al. Dec 2004 A1
20050017240 Fazan Jan 2005 A1
20050042833 Park et al. Feb 2005 A1
20050063224 Fazan et al. Mar 2005 A1
20050066892 Dip et al. Mar 2005 A1
20050104156 Wasshuber May 2005 A1
20050106820 Tran May 2005 A1
20050106838 Lim et al. May 2005 A1
20050124130 Mathew et al. Jun 2005 A1
20050136616 Cho et al. Jun 2005 A1
20050158949 Manning Jul 2005 A1
20050167751 Nakajima et al. Aug 2005 A1
20050275014 Kim Dec 2005 A1
20050275042 Hwang et al. Dec 2005 A1
20050287780 Manning et al. Dec 2005 A1
20060043449 Tang et al. Mar 2006 A1
20060046407 Juengling Mar 2006 A1
20060046424 Chance et al. Mar 2006 A1
20060083058 Ohsawa Apr 2006 A1
20060113588 Wu Jun 2006 A1
20060160294 Divakaruni et al. Jul 2006 A1
20060194410 Sugaya Aug 2006 A1
20060204898 Gutsche et al. Sep 2006 A1
20060216894 Parekh et al. Sep 2006 A1
20060216922 Tran et al. Sep 2006 A1
20060261393 Tang et al. Nov 2006 A1
20060264001 Tran et al. Nov 2006 A1
20070001222 Orlowski et al. Jan 2007 A1
20070045712 Haller et al. Mar 2007 A1
20070048941 Tang et al. Mar 2007 A1
20070048942 Hanson et al. Mar 2007 A1
20070051997 Haller et al. Mar 2007 A1
20070096204 Shiratake May 2007 A1
20070117310 Bai et al. May 2007 A1
20070128856 Tran et al. Jun 2007 A1
20070138526 Tran et al. Jun 2007 A1
20070148984 Abatchev et al. Jun 2007 A1
20070158719 Wang Jul 2007 A1
20070166920 Tang et al. Jul 2007 A1
20070178641 Kim et al. Aug 2007 A1
20070238299 Niroomand et al. Oct 2007 A1
20070238308 Niroomand et al. Oct 2007 A1
20070261016 Sandhu et al. Nov 2007 A1
20080012056 Gonzalez Jan 2008 A1
20080012070 Juengling Jan 2008 A1
20080042179 Haller et al. Feb 2008 A1
20080061346 Tang et al. Mar 2008 A1
20080099847 Tang et al. May 2008 A1
20080142882 Tang et al. Jun 2008 A1
20080166856 Parekh et al. Jul 2008 A1
20080299774 Sandhu et al. Dec 2008 A1
20080311719 Tang et al. Dec 2008 A1
20090035655 Gambut-Garel et al. Feb 2009 A1
20090173994 Min et al. Jul 2009 A1
20090311845 Tang et al. Dec 2009 A1
20100006983 Gutsche et al. Jan 2010 A1
20120009772 Mathew et al. Jan 2012 A1
Foreign Referenced Citations (64)
Number Date Country
04408764 Sep 1994 DE
19928781 Jul 2000 DE
0453998 Oct 1991 EP
1003219 May 2000 EP
1067597 Jan 2001 EP
1089344 Apr 2001 EP
1271632 Jan 2003 EP
1391939 Feb 2004 EP
1125167 May 2010 EP
100114743 Jul 2011 EP
51-147280 Dec 1976 JP
58-220464 Dec 1983 JP
2002172 Jan 1990 JP
03-219677 Sep 1991 JP
04-014253 Jan 1992 JP
07-078977 Mar 1995 JP
07-106435 Apr 1995 JP
07-297297 Nov 1995 JP
09-129837 May 1997 JP
11-274478 Oct 1999 JP
2000-208762 Jul 2000 JP
2001-024161 Jan 2001 JP
2002-151654 May 2002 JP
2002-184958 Jun 2002 JP
2003-017585 Jan 2003 JP
2004-071935 Mar 2004 JP
2004-247656 Sep 2004 JP
2005-142203 Jun 2005 JP
2005-175090 Jun 2005 JP
2005-277430 Jun 2005 JP
2005-093808 Jul 2005 JP
2005-3554069 Dec 2005 JP
19930006930 Apr 1993 KR
19940006679 Apr 1994 KR
10-20040109280 Oct 2006 KR
10-0640616 Oct 2006 KR
428308 Apr 2001 TW
574746 Feb 2004 TW
200411832 Jul 2004 TW
I231042 Apr 2005 TW
I235479 Jul 2005 TW
200617957 Jun 2006 TW
WO8603341 Jun 1986 WO
WO9744826 Nov 1997 WO
WO 9936961 Jul 1999 WO
WO 0019272 Apr 2000 WO
WO02089182 Nov 2002 WO
WO 2005024936 Mar 2005 WO
WO2005083770 Sep 2005 WO
PCTUS2006008295 Aug 2006 WO
PCTUS2004034587 Oct 2006 WO
PCTUS2005030668 Oct 2006 WO
PCTUS2006031555 Dec 2006 WO
WO 2007058840 May 2007 WO
PCTUS2007001953 Sep 2007 WO
PCTUS2007014689 Jan 2008 WO
PCTUS2007016573 Jan 2008 WO
PCTUS2007014689 Apr 2008 WO
PCTUS2007001953 Aug 2008 WO
PCTUS2007014689 Jan 2009 WO
PCTUS2007016573 Feb 2009 WO
PCTUS2007019592 Mar 2009 WO
PCTUS2007023767 May 2009 WO
PCTUS2006031555 Oct 2011 WO
Non-Patent Literature Citations (43)
Entry
Barth, “ITRS commodity memory roadmap”, IEEE Xplore, Jul. 28, 2003, Abstract.
Bashir et al., “Characterization of sidewall defects in selective epitaxial growth of silicon”, American Vacuum Society, May/Jun. 1995, pp. 923-927.
Bashir et al., “Reduction of sidewall defect induced leakage currents by the use of nitrided field oxides in silicon selective epitaxial growth isolation for advanced ultralarge scale integration”, American Vacuum Society, Mar./Apr. 2000, pp. 695-699.
Bernstein et al., Chapter 3, 3.4-3.5, SOI Device Electrical Properties, pp. 34-53.
Bhave, et al., “Developer-soluble Gap fill materials for patterning metal trenches in Via-first Dual Damascene process”, 2004 Society of Photo-Optical Instrumentation Engineers, Proceedings of SPIE: Advances in Resist Technology and Processing XXI, vol. 5376, 2004.
Chen et al., “The Enhancement of Gate-Induced-Drain-Leakage (GIDL) Current in Short-Channel SOI MOSFET and its Application in Measuring Lateral Bipolar Current Gain B,” IEEE Electron Device Letters, vol. 13, No. 11, pp. 572-574 (Nov. 1992).
Choi et al., “Investigation of Gate-Induced Drain Leakage (GIDL) Current in Thin Body Devices: Single-Gate Ultrathin Body, Symmetrical Double-Gate, and Asymmetrical Double-Gate MOSFETs” Jpn. J. Appl. Phys., vol. 42, pp. 2073-2076 (2003).
Clarke, “Device Structures Architectures compatible with conventional silicon processes—Vertical transistors plumbed for memory, logic”, Electronic Engineering Times, p. 24, Feb. 14, 2000.
Fazan et al., “MOSFET design simplifies DRAM”, EE Times, May 13, 2002, pp. 1-4.
Gonzalez et al., “A dynamic source-drain extension MOSFET using a separately biased conductive spacer”, Solid-State Electronics, vol. 46, pp. 1525-1530 (2002).
Hammad et al., “The Pseudo-Two-Dimensional Approach to Model the Drain Section in SOI MOSFETs”, 2001 IEEE Transactions on Electron Devices, vol. 48, No. 2, Feb. 2001, pp. 386-387.
Hara, “Toshiba cuts capacitor from DRAM cell design”, EE Times, Feb. 7, 2002, pp. 1-3.
Henkels et al., “Large-Signal 2T, 1C DRAM Cell: Signal and Layout Analysis”, 1994 IEEE Journal of Solid-State Circuits, Jul. 29, 1994, No. 7, pp. 829-832.
Keast, et al., “Silicon Contact Formation and Photoresist Planarization Using Chemical Mechanical Polishing”, 1994 ISMIC, Jun. 7-8, 1994 VMIC Conference, pp. 204-205.
Kim et al., “The Breakthrough in data retention time of DRAM using Recess-Channel-Array Transistor (RCAT) for 88nm feature size and beyond”, 2003 Symposium on VLSI Technology Digest of Technical Papers, 2 pages.
Kim H.S. et al., “An Outstanding and Highly Manufacturable 80nm DRAM Technology”, 2003 IEEE, 4 pages.
Kuo et al., “A Capacitorless Double-Gate DRAM Cell Design for High Density Applications”, IEEE, IEDM, pp. 843-846 (2002).
Lammers, “Bell Labs opens gate to deeper-submicron CMOS”, Electronic Engineering Times, Dec. 6, 1999, p. 18.
Liu, “Dual-Work-Function Metal Gates by Full Silicidation of Poly-Si with Co-Ni Bi-Layers”, 2005 IEEE, vol. 26, No. 4, Apr. 2005, pp. 228-230.
Lusky et al., “Investigation of Channel Hot Electron Injection by Localized Charge-Trapping Nonvolatile Memory Devices”, IEEE Transactions on Electron Devices, vol. 51, No. 3, pp. 444-451 (Mar. 2004).
Maeda et al., “Impact of a Vertical Pi-Shape Transistor (VPiT) Cell for 1 Gbit DRAM and Beyond”, IEEE Transactions on Electron Devices Dec. 1995, No. 12, pp. 2117-2124.
Minami et al., “A Floating Body Cell (FBC) Fully Compatible with 90nm CMOS Technology (CMOS IV) for 128Mb SOI DRAM”, IEEE, 2005, 4 pages.
Minami et al., “A High Speed and High Reliability MOSFET Utilizing an Auxiliary Gate”, 1990 Symposium on VLSI Technology, IEEE, pp. 41-42 (1990).
Mo et al., “Formation and Properties of ternary silicide (CoxNi1-x) Si2 thin films”, 1998 IEEE, pp. 271-274.
Ranica et al., “A One Transistor Cell on Bulk Substrate (1T-Bulk) for Low-Cost and High Density eDRAM”, 2004 Symposium on VLSI Technology Digest of Technical Papers, pp. 128-129.
Risch et al., “Vertical MOS Transistors wtih 70nm Channel Length”, 1996 IEEE vol. 43, No. 9, Sep. 1996, pp. 1495-1498.
Sivagnaname et al., “Stand-by Current in PD-SOI Pseudo-nMOS Circuits”, 2003 IEEE, pp. 95-96.
Sunouchi et al., “Double LDD Concave (DLC) Structure for Sub-Half Micron MOSFET”, IEEE, IEDM, pp. 226-228 (1988).
Tanaka et al., “Scalability Study on a Capacitorless 1T-DRAM: From Single-gate PD-SOI to Double-gate FinDRAM”, IEEE, 2004, pp. 37.5.1-37.5.4.
Tiwari et al., “Straddle Gate Transistors: High Ion/Ioff Transistors at Short Gate Lengths”, IBM Research Article, pp. 26-27 (pre-Mar. 2006).
Villaret, “Mechanisms of charge modulation in the floating body of triple-well nMOSFET capacitor-less DRAMs”, Microelectronic Engineering 72, 2004, pp. 434-439.
Wang et al., “Achieving Low junction capacitance on bulk SI MOSFET using SDOI process”, Micron Technology, Inc., 12 pages.
Yoshida et al., “A Capacitorless 1T-DRAM Technology Using Gate-Induced Drain-Leakage (GIDL) Current for Low-Power and High-Speed Embedded Memory”, IEEE Transactions on Electron Devices, vol. 53, No. 4, pp. 692-697 (Apr. 2006).
Yoshida et al., “A Design of a Capacitorless 1T-DRAM Cell Using Gate-induced Drain Leakage (GIDL) Current for Low-power and High-speed Embedded Memory”, 2003 IEEE, 4 pages.
WO PCT/US2004/0027898 Search Report, Feb. 18, 2005, Micron Technology, Inc.
WO PCT/US2004/0027898 Written Opini, Feb. 18, 2005, Micron Technology, Inc.
WO PCT/US2006/006806 IPER, Feb. 22, 2007, Micron Technology, Inc.
WO PCT/US2006/006806 Resp. to WO, Jan. 15, 2007, Micron Technology, Inc.
WO PCT/US2006/006806 Search Report, Jul. 12, 2006, Micron Technology, Inc.
WO PCT/US2006/006806 Written Opinio, Jul. 12, 2006, Micron Technology, Inc.
TW096128462 Search Report Trans., Jun. 1, 2011, Micron Technology, Inc.
Kraynik, “Foam Structure: From Soap Froth to Solid Foams”, MRS Bulletin, Apr. 2003, pp. 275-278.
Yasaitis et al., “A Modular Process for Integrating Thick Polysilicon MEMS Devices with Submicron CMOS”, Analog Devices, Pre-2004, pp. 1-10.
Related Publications (1)
Number Date Country
20110086476 A1 Apr 2011 US
Divisions (1)
Number Date Country
Parent 11215477 Aug 2005 US
Child 12969418 US