This invention relates to floating gate transistors and methods of forming the same. This invention also relates to methods of enhancing data retention of floating gate transistors.
Floating gate transistors are utilized in some semiconductor memory cells. One type of memory cell that uses a floating gate transistor is a flash erasable and programmable read only memory (EPROM). A floating gate transistor typically includes a tunnel dielectric layer, a floating gate, an interlayer dielectric and a control gate or word line. Source/drain regions are formed operatively adjacent the floating gate and within semiconductive substrate material. A floating gate transistor can be placed in a programmed state by storing charge on the floating gate of the floating gate transistor. Typically, a large voltage, e.g. 25 volts, between the control gate and the substrate allows some electrons to cross the interlayer dielectric and charge the floating gate. The “data retention” of a floating gate transistor refers to the ability of the transistor to retain its charge over a period of time. Charge can be lost, undesirably, through electron migration from the floating gate through various adjacent materials. One problem which has confronted the industry is electron migration through the interlayer dielectric material immediately above the floating gate. The thickness of the interlayer dielectric material has an impact on the ability of a floating gate to retain its charge. Thinner regions of the interlayer dielectric material provide undesired migration paths for electrons to leave the programmed floating gate relative to other thicker regions of the interlayer dielectric material. Hence, non-uniformity in the thickness of the interlayer dielectric material is undesirable.
A contributing factor to a non-uniformly thick interlayer dielectric material is the presence of a large number of grain boundaries at the interlayer dielectric/floating gate interface. Conductive doping of the floating gate, as is desirable, undesirably increases the number of interface grain boundaries, which in turn, increases the chances of having a non-uniformly thick interlayer dielectric.
This invention grew out of concerns associated with improving the data retention characteristics of floating gate transistors.
Floating gate transistors and methods of forming the same are described. In one implementation, a floating gate is formed over a substrate. The floating gate has an inner first portion and an outer second portion. Conductivity enhancing impurity is provided in the inner first portion to a greater concentration than conductivity enhancing impurity in the outer second portion. In another implementation, the floating gate is formed from a first layer of conductively doped semiconductive material and a second layer of substantially undoped semiconductive material. In another implementation, the floating gate is formed from a first material having a first average grain size and a second material having a second average grain size which is larger than the first average grain size.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
Referring to
Referring to
Referring to
Alternately considered, layer 16 constitutes a first material or silicon-containing volume which is formed over the substrate and doped with a suitable impurity concentration to define a first average grain size. Accordingly, such silicon-containing volume has a first average grain boundary area per unit volume. An exemplary grain size is between about 50–100 nm, or greater than about grain boundaries in an erase area of 0.2 μm2 to 0.4 μm2.
Referring to
In a preferred implementation, the material of layers 16, 18, taken together, constitute material from which a floating gate of a floating gate transistor will be formed. Layers 16, 18 define an aggregate or combined thickness (t1+t2). Accordingly to one aspect, the combined thickness of layers 16, 18 is less than or equal to about 1000 Angstroms. Such combined thickness can, however, range upward to around 1500 Angstroms or greater. The combined thickness can range downward as well. This is especially true as advances in scalability result in smaller floating gate dimensions. In one implementation, the first and second thicknesses are substantially the same. Accordingly, when the aggregate or combined thickness is around 1000 Angstroms, individual thicknesses t1 and t2 would be around 500 Angstroms. In another implementation, first and second thicknesses t1 and t2 can be different from one another. Accordingly, first thickness t1 can constitute less than or equal to about 75% of the aggregate thickness. In another implementation, first thickness t1 can constitute at least 25% of the aggregate or combined thickness of the floating gate. In yet another implementation, layer 16 can comprise between about 25–75% of the floating gate thickness. Where the aggregate thickness is about 1000 Angstroms, the first thickness would be between 250–750 Angstroms. First thickness t1 can be less than 550 Angstroms, or between 450 Angstroms and 550 Angstroms. In another implementation, the combined or aggregate thickness (t1+t2) can equal around about 500 Angstroms, with thickness t1 being equal to around 25–50 Angstroms. Other relative thickness relationships are of course possible.
Referring still to
Referring to
Referring to
Referring to
Referring to
The above-described floating gate construction provides an improved floating gate transistor which is less prone to lose its charge due to electron migration from the floating gate through the dielectric layer intermediate the floating gate and the overlying word line. Such improvements increase the data retention characteristics of the floating gate. The improvements are made possible, in part, through a more uniformly thick bottom oxide layer (oxide layer 20) of the ONO dielectric layer discussed above. Such a uniformly thick layer provides less opportunities for electrons to migrate away from the floating gate.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Number | Name | Date | Kind |
---|---|---|---|
4143178 | Harada et al. | Mar 1979 | A |
4249968 | Gardiner et al. | Feb 1981 | A |
4337476 | Fraser et al. | Jun 1982 | A |
4354309 | Gardiner et al. | Oct 1982 | A |
4597159 | Usami et al. | Jul 1986 | A |
4751193 | Myrick | Jun 1988 | A |
4789560 | Yen | Dec 1988 | A |
4814291 | Kim et al. | Mar 1989 | A |
4874716 | Rao | Oct 1989 | A |
5070032 | Yuan et al. | Dec 1991 | A |
5086008 | Riva | Feb 1992 | A |
5147813 | Woo | Sep 1992 | A |
5216270 | Kaya et al. | Jun 1993 | A |
5229631 | Woo | Jul 1993 | A |
5256894 | Shino | Oct 1993 | A |
5272099 | Chou et al. | Dec 1993 | A |
5289026 | Ong | Feb 1994 | A |
5298436 | Radosevich | Mar 1994 | A |
5352619 | Hong | Oct 1994 | A |
5389567 | Acovic et al. | Feb 1995 | A |
5439838 | Yang | Aug 1995 | A |
5443998 | Meyer | Aug 1995 | A |
5445982 | Hwang | Aug 1995 | A |
5446299 | Acovic et al. | Aug 1995 | A |
5514885 | Myrick | May 1996 | A |
5534456 | Yuan et al. | Jul 1996 | A |
5541138 | Yamazaki et al. | Jul 1996 | A |
5557122 | Shrivastava et al. | Sep 1996 | A |
5569615 | Yamazaki et al. | Oct 1996 | A |
5814543 | Nishimoto et al. | Sep 1998 | A |
5814862 | Sung et al. | Sep 1998 | A |
5840607 | Yeh et al. | Nov 1998 | A |
5882994 | Araki et al. | Mar 1999 | A |
5888870 | Gardner et al. | Mar 1999 | A |
6008517 | Wu | Dec 1999 | A |
20010014530 | Koido | Aug 2001 | A1 |
20020061647 | Kawamoto et al. | May 2002 | A1 |
Number | Date | Country |
---|---|---|
0 660 408 | Jun 1995 | EP |
10-135358 | May 1998 | JP |
Number | Date | Country | |
---|---|---|---|
20010021549 A1 | Sep 2001 | US |