Methods of forming structures over semiconductor substrates, and methods of forming transistors associated with semiconductor substrates

Abstract
The invention includes a method of forming a structure over a semiconductor substrate. A silicon dioxide containing layer is formed across at least some of the substrate. Nitrogen is formed within the silicon dioxide containing layer. Substantially all of the nitrogen within the silicon dioxide is at least 10 Å above the substrate. After the nitrogen is formed within the silicon dioxide layer, conductively doped silicon is formed on the silicon dioxide layer.
Description




TECHNICAL FIELD




The invention pertains to methods of forming structures over semiconductor substrates, and in particular embodiments pertains to methods of forming transistors associated with semiconductor substrates. The invention also pertains to semiconductor assemblies.




BACKGROUND OF THE INVENTION




There are numerous applications in semiconductor processing in which it is desired to form conductive layers over oxides. For instance, transistor structures frequently comprise conductive layers formed over silicon dioxide (commonly referred to as a gate oxide). In some instances, the conductive materials comprise conductively doped silicon, and in such instances dopant can occasionally migrate through the oxide into an underlying substrate. In particular transistor devices, such dopant migration can be problematic. For instance, PMOS devices comprise an n-type channel region underneath a gate oxide, and can comprise p-type doped silicon over the gate oxide. If p-type dopant migrates from the silicon, through the oxide, and into the underlying substrate it will change the doping within the n-type channel. Such change can affect, and even destroy, electrical properties of the transistor. Accordingly, it can be desired to alleviate dopant migration relative to PMOS devices.




In contrast to the above-discussed problems which can be associated with PMOS devices, dopant migration is typically not problematic relative to NMOS devices. However, NMOS devices can have their own associated problems. For instance, it can be desired to form gate oxide for NMOS devices which is thicker than that utilized for PMOS devices. Such can be problematic in semiconductor wafer processing, in that both NMOS devices and PMOS devices are frequently formed over the same wafer. It would be desired to develop methodology which enables different gate oxide thicknesses to be associated with different transistors on the same wafer, and in particular applications desired to develop methodology to enable NMOS transistors to have thicker gate oxide than PMOS transistors.




SUMMARY OF THE INVENTION




In one aspect, the invention encompasses a method of forming a structure over a semiconductor substrate. A silicon dioxide containing layer is formed across at least some of the substrate. Nitrogen is formed within the silicon dioxide containing layer. Substantially all of the nitrogen within the silicon dioxide is at least 10 Å above the substrate. After the nitrogen is formed within the silicon dioxide layer, conductively doped silicon is formed on the silicon dioxide layer.




In another aspect, the invention encompasses a method of forming a pair of transistors associated with a semiconductor substrate. First and second regions of the substrate are defined. A first oxide region is formed to cover at least some of the first region of the substrate, and to not cover the second region of the substrate. Nitrogen is formed within the first oxide region. After the nitrogen is formed, a first conductive layer is formed over the first oxide region. The first conductive layer does not cover the second region of the substrate. After the first conductive layer is formed, a second oxide region is formed over the second region of the substrate. A second conductive layer is formed over the second oxide region. The first conductive layer is patterned into a first transistor gate, and the second conductive layer is patterned into a second transistor gate. First source/drain regions are formed proximate the first transistor gate, and the second source/drain regions are formed proximate the second transistor gate.




In other aspects, the invention pertains to semiconductor assemblies.











BRIEF DESCRIPTION OF THE DRAWINGS




Preferred embodiments of the invention are described below with reference to the following accompanying drawings.





FIG. 1

is a diagrammatic, cross-sectional view of semiconductor wafer fragments at a preliminary processing step of a method of the present invention.





FIG. 2

is a view of the

FIG. 1

wafer fragments shown at a processing step subsequent to that of FIG.


1


.





FIG. 3

is a view of the

FIG. 1

wafer fragments shown at a processing step subsequent to that of FIG.


2


.





FIG. 4

is a view of the

FIG. 1

wafer fragments shown at a processing step subsequent to that of FIG.


3


.





FIG. 5

is a view of the

FIG. 1

wafer fragments shown at a processing step subsequent to that of FIG.


4


.





FIG. 6

is a view of the

FIG. 1

wafer fragments shown at a processing step subsequent to that of FIG.


5


.





FIG. 7

is a view of the

FIG. 1

wafer fragments shown at a processing step subsequent to that of FIG.


6


.





FIG. 8

is a diagrammatic, cross-sectional view of a n apparatus which can be utilized in methodology of the present invention.





FIG. 9

is a diagrammatic, cross-sectional view of another apparatus which can be utilized in methodology of the present invention.











DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS




This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).





FIG. 1

shows a semiconductor wafer


10


at a preliminary processing step of the present invention. Wafer


10


comprises a substrate


16


which is divided into a first region


12


and a second region


14


. Substrate


16


can comprise, for example, monocrystalline silicon lightly doped with a background p-type dopant. To aid in interpretation of the claims that follow, the terms “semiconductive substrate” and “semiconductor substrate” are defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.




Regions


12


and


14


can correspond to differently-doped regions of substrate


16


. For instance, region


12


can correspond to a portion of substrate


16


having a heavier concentration of n-type conductivity enhancing dopant than p-type conductivity enhancing dopant, and can accordingly be referred to as an n-type doped region. Further, region


14


can correspond to a region of substrate


16


wherein the p-type dopant concentration is heavier than any n-type dopant concentration, and can accordingly be referred to as a p-type region of substrate


10


. In order to emphasize this aspect of the invention and assist in the description that follows, substrate


16


of region


12


is labeled with an “n”, and region


14


is labeled with a “p”. It is to be understood that the shown doping of regions


12


and


14


corresponds to a particular embodiment of the present invention, and that other embodiments are encompassed wherein both of regions


12


and


14


are similarly doped, including embodiments wherein regions


12


and


14


are both heavier doped with n-type dopant than p-type dopant, as well as embodiments wherein regions


12


and


14


are both heavier doped with p-type dopant than n-type dopant.




In particular embodiments of the present invention, regions


12


and


14


correspond to portions of a semiconductor memory assembly, and in such embodiments regions


12


and


14


can both correspond to memory array regions, or can both correspond to regions peripheral to a memory array regions, or alternatively one of regions


12


and


14


can correspond to a memory array region while the other regions


12


and


14


corresponds to a portion of the wafer peripheral to the memory array region.




An oxide layer


18


is formed over substrate


16


. Oxide layer


18


can comprise, for example, silicon dioxide and can be formed by chemical vapor deposition over layer


16


. Alternatively, if substrate


16


comprises silicon (such as, for example, if substrate


16


is monocrystalline silicon) a silicon dioxide layer


18


can be formed by oxidizing an upper surface of substrate


16


.




Nitrogen is shown being dispersed onto and within layer


18


. The nitrogen is preferably formed primarily at a surface of oxide layer


18


. Layer


18


is preferably less than 50 Å thick, and in particular embodiments is about 40 Å thick. Preferably, an entirety of the nitrogen formed within layer


18


is at least 10 Å above substrate


16


. Alternatively, substantially all of the nitrogen formed within layer


18


is preferably at least 10 Å above substrate


16


. For purposes of interpreting this document and the claims that follow, it is to be understood that the reference to “substantially all” of the nitrogen within silicon dioxide layer


18


being at least 10 Å above substrate


16


is defined to indicate that no measurable amount of nitrogen is in the portion of layer


18


that is within 10 Å of substrate


16


. In particular embodiments of the present invention, substantially all of the nitrogen formed within layer


18


is formed within the top


10


Å of layer


18


. In other words, no measurable amount of nitrogen extends below the top 10 Å of layer


18


, which can, in particular embodiments, indicate that an entirety of the nitrogen is within the top 10 Å of layer


18


.





FIGS. 8 and 9

illustrate apparatuses which can be utilized for forming nitrogen within only the upper portions of silicon dioxide layer


18


. Referring to

FIG. 8

, nitrogen-comprising region


22


can be formed by remote plasma nitridization utilizing an apparatus


200


. Apparatus


200


comprises a plasma chamber


202


and a reaction chamber


204


. Reaction chamber


204


comprises a substrate holder


206


, and substrate


16


is supported within chamber


204


by holder


206


. Preferably, holder


206


is configured to rotate substrate


16


during exposure of substrate


16


to activated nitrogen species. Such activated nitrogen species are formed within plasma chamber


202


by, for example, exposing N


2


and/or other nitrogen-containing materials (such as N


2


O or NH


3


) to plasma conditions, with the term “activated” indicating that the nitrogen species is different than the form of nitrogen fed to the plasma. An activated nitrogen species can comprise, for example, a nitrogen ion or a nitrogen atom in an energy state higher than its ground state. Exemplary plasma conditions comprise utilization of a microwave plasma generator at a power of from about 1,500 watts to about 3,000 watts, and utilizing a pressure within chamber


202


of less than or equal to about 3 Torr. The plasma of chamber


202


forms activated nitrogen species which migrate along a passageway


208


into chamber


204


whereupon the species can form a nitrogen-comprising layer over and within oxide


18


(FIG.


1


).




An arrow is shown within passageway


208


to indicate migration of plasma activated nitrogen species through passageway


208


. Preferably, passageway


208


is of sufficient length so that plasma


202


is at least about 12 inches from substrate


16


. Such can enable highly activated nitrogen species formed within a plasma to relax prior to interaction with substrate


16


, which can limit penetration of the nitrogen species into substrate


16


relative to an amount of penetration which would occur with more highly activated species. In order to further limit penetration of nitrogen species into substrate


16


, substrate


16


is preferably not biased relative to the plasma within chamber


202


.




Suitable operating conditions for forming a nitrogen-comprising plasma over substrate


16


can include maintaining a temperature of substrate


16


at from about 550°C. to about 1,000°C., rotating the wafer at about 90 rotations per minute (RPM), maintaining a pressure within chambers


202


and


204


of from about 0.8 Torr to about 2.8 Torr, and exposing the wafer to the nitridization conditions for from about one minute to about five minutes.




An alternative apparatus which can be utilized for forming nitrogen over and within oxide layer


18


(

FIG. 1

) is described with reference to

FIG. 9

as apparatus


220


. Apparatus


220


can be referred to as a high density plasma remote plasma nitridization (HDP-RPN) apparatus, or simply as a plasma nitridization (PN) apparatus. Apparatus


220


comprises a reaction chamber


222


having a wafer holder


224


therein. Wafer


16


is supported on holder


224


. A plasma


226


is formed above substrate


16


, and preferably is maintained a distance “X” from substrate


16


, with distance “X” corresponding to at least about four inches. Nitrogen is introduced into plasma


226


in the form of, for example, N


2


, and activated nitrogen species are formed from the nitrogen. Suitable processing parameters for utilization of the apparatus of

FIG. 9

include a wafer temperature of from 0° C. to 400° C., no rotation of the substrate


16


, a pressure within chamber


222


of from about 5 mTorr to about 15 mTorr (preferably of from about 5 mTorr to about 10 mTorr), and an exposure time of substrate


16


to activated nitrogen species within chamber


222


of from about 5 seconds to about 30 seconds.




Referring next to

FIG. 2

, a conductive layer


20


is formed over oxide


18


, and a patterned masking layer


22


is formed over the portion of conductive layer


20


that is associated with region


12


, while the portion of conductive layer


20


associated with region


14


remains exposed.




Conductive material


20


can comprise, for example, conductively doped silicon, such as, for example, conductively doped amorphous or polycrystalline silicon. In particular embodiments of the present invention, conductive layer


20


comprises p-type doped silicon. Conductive material


20


can also comprise metals, and/or silicides, in addition to, or alternatively to, the conductively doped silicon.




Masking layer


22


can comprise, for example, photoresist, and can be patterned by photolithographic processing.




Referring to

FIG. 3

, wafer fragment


10


is shown after being exposed to etching conditions which remove layers


20


and


18


from over region


14


of substrate


16


. Masking layer


22


(

FIG. 2

) protects layers


18


and


20


from being removed over region


12


of substrate


16


. In embodiments in which oxide


18


comprises silicon dioxide and conductive material


20


comprises conductively doped silicon, a suitable etchant for removing materials


18


and


20


from over substrate


16


can comprise, for example, CF


4


and O


2


.




It is noted that the structure shown in

FIG. 3

can be obtained through processing methods other than that shown in

FIGS. 1-3

. For instance, region


14


can be covered during formation of oxide layer


18


and conductive layer


20


, and subsequently the cover removed from over region


14


to form a structure identical to that shown in FIG.


3


.




Referring to

FIG. 4

, wafer


10


is shown after being exposed to oxidizing conditions. The oxidizing conditions form an oxide layer


24


over substrate


16


, and also form an oxide layer


26


over conductive material


20


. If substrate


16


comprises monocrystalline silicon and conductive material


20


comprises conductively doped silicon, oxide layers


24


and


26


will comprise silicon dioxide. Oxide layers


24


and


26


can be formed by methods other than oxidation of layer


20


and substrate


16


, such as, for example, by chemical vapor deposition of silicon dioxide. Also, it is noted that the invention encompasses embodiments wherein oxide is not formed over layer


20


, such as, for example, embodiments in which oxide layer


24


is formed by oxidation of substrate


16


and in which layer


20


comprises a non-oxidizable material.




Oxide layer


24


can be formed to be a different thickness than oxide layer


18


. For instance, oxide layer


18


can be optimized for formation of a PMOS transistor, and accordingly can be less than 50 Å thick, and, for example, about 40 Å thick, while oxide layer


24


can be optimized for formation of an NMOS transistor, and accordingly can be greater than 50 Å thick, and, for example, can be about 70 Å thick.




Referring to

FIG. 5

, a second conductive material


28


is formed over regions


12


and


14


of substrate


16


. Conductive material


28


can comprise, for example, conductively doped silicon, and in particular embodiments comprises n-type doped silicon. Conductive material


28


can comprise other conductive materials in addition to, or alternatively to, conductively doped silicon, such as, for example, metals and/or suicides.




Referring to

FIG. 6

, wafer


10


is exposed to planarizing conditions which planarize an upper surface of wafer


10


and remove layers


26


and from over first conductive layer


20


. Exemplary planarizing conditions comprise chemical-mechanical polishing. Alternatively or in combination with the chemical-mechanical polishing, a polysilicon dry etch can be utilized to remove polysilicon from over both of regions


12


and


14


. A suitable polysilicon dry etch is an isotropic etch utilizing HBr.




Referring to

FIG. 7

, layers


18


and


20


are incorporated into a first transistor structure


40


and layers


24


and


28


are incorporated into a second transistor structure


42


.




First transistor structure


40


comprises a silicide layer


44


and an insulative layer


46


which are formed over layers


18


and


20


and patterned together with layers


18


and


20


to form a gate structure. Silicide layer


44


can comprise, for example, titanium silicide or tungsten silicide.




Second transistor structure


42


comprises a silicide layer


48


and insulative layer


50


which are formed over layers


24


and


28


and patterned with layers


24


and


28


to form a gate structure. Silicide layer


48


can comprise, for example, titanium silicide or tungsten silicide, and insulative layer


50


can comprise, for example, silicon nitride.




Sidewall spacers


52


are shown formed along sidewalls of patterned materials


24


,


28


,


48


and


50


, as well as along sidewalls of patterned materials


18


,


20


,


44


and


46


. Spacers


52


comprise insulative materials, and can comprise, for example, silicon dioxide or silicon nitride.




It is noted that although conductive layers


44


and


48


are shown separately from conductive materials


20


and


28


, silicides


44


and


48


could also have been incorporated into conductive materials


20


and


28


, respectively. In other words, conductive material


20


could, in particular embodiments, encompass two layers, with a lower layer comprising conductively doped silicon and an upper layer comprising a silicide; and similarly conductive material


28


could, in particular embodiments, encompass two layers with a lower layer comprising conductively doped silicon and an upper layer comprising a silicide.




Lightly doped diffusion (Ldd) regions


54


are shown within region


12


of substrate


16


, and source/drain regions


56


are also shown within region


12


of substrate


16


. Source/drain regions


56


comprise p-type dopant and together with Ldd regions


54


and layers


18


,


20


,


44


and


46


define a PMOS transistor


40


. Lightly doped diffusion regions


54


typically comprise p-type dopant.




Lightly doped diffusion regions


58


are shown within region


14


of substrate


16


and heavily doped source/drain regions


60


are also shown within region


14


of substrate


16


. Heavily doped source/drain regions


60


comprise n-type dopant, and together with layers


24


,


28


,


48


and


50


define NMOS transistor


42


. Lightly doped diffusion regions


58


typically comprise n-type dopant.




In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.



Claims
  • 1. A method of forming a structure over a semiconductor substrate, comprising:forming a silicon dioxide containing layer across at least some of the substrate; after forming the silicon dioxide of the silicon dioxide containing layer, providing nitrogen within the silicon dioxide of the silicon dioxide containing layer, substantially all of the nitrogen within the silicon dioxide being at least 10 Å above the substrate; and after providing the nitrogen within the silicon dioxide containing layer, forming conductively doped silicon on the silicon dioxide layer.
  • 2. The method of claim 1 wherein the silicon dioxide layer is at least 30 Å thick, and wherein substantially all of the nitrogen is provided in the top 10 Å of the silicon dioxide layer.
  • 3. The method of claim 1 wherein the nitrogen is provided within the silicon dioxide layer from plasma activated nitrogen species.
  • 4. The method of claim 1 wherein the nitrogen is provided within the silicon dioxide layer by remote plasma nitridization utilizing nitrogen species generated in a plasma that is at least about 12 inches from the substrate.
  • 5. The method of claim 1 wherein the nitrogen is provided within the silicon dioxide layer by remote plasma nitridization utilizing nitrogen species generated in a plasma that is at least about 12 inches from the substrate; the plasma being generated in a chamber from N2, at a power of from about 1500 watts to about 3000 watts, and a pressure of from about 0.5 Torr to about 3 Torr; the substrate not being biased relative to the plasma during provision of the nitrogen within the silicon dioxide layer.
  • 6. The method of claim 5 wherein the substrate is maintained at a temperature of from about 550° C. to about 1000°C. during provision of the nitrogen within the silicon dioxide layer.
  • 7. The method of claim 5 wherein the substrate is exposed to the nitrogen species for a time of from greater than 0 minutes to about 5 minutes.
  • 8. The method of claim 1 wherein the nitrogen is provided within the silicon dioxide layer by plasma nitridization utilizing nitrogen species generated in a plasma that is at least about 4 inches from the substrate.
  • 9. The method of claim 8 wherein the substrate is maintained at a temperature of from about 550° C. to about 1000° C. during provision of the nitrogen within the silicon dioxide layer.
  • 10. The method of claim 8 wherein the substrate is exposed to the nitrogen species for a time of from greater than 0 minutes to about 5 minutes.
  • 11. A method of forming structures over a semiconductor substrate, comprising:forming a first oxide region which covers only a portion of the substrate; providing nitrogen within the first oxide region, substantially all of the nitrogen within the first oxide region being at least 10 Å above the substrate; forming a second oxide region over at least some of the substrate which is not covered by the first oxide region; forming a first conductively-doped silicon material over the first oxide region and a second conductively-doped silicon material over the second oxide region; one of the first and second conductively-doped silicon materials being n-type doped and the other being p-type doped.
  • 12. The method of claim 11 wherein the nitrogen is provided within the first oxide region from plasma activated nitrogen species.
  • 13. The method of claim 11 wherein the second oxide region is thicker than the first oxide region.
  • 14. The method of claim 11 wherein the p-type doped silicon material is formed over the first oxide region.
  • 15. The method of claim 11 wherein the p-type doped silicon material is formed over the first oxide region, and is formed before forming the second oxide region.
  • 16. The method of claim 15 wherein the second oxide region is formed by oxidizing the substrate, and wherein the oxidizing also oxidizes the p-type doped silicon material to form a third oxide region over the p-type doped silicon material.
  • 17. The method of claim 11 wherein:the p-type doped silicon material is formed over the first oxide region, and is formed before forming the second oxide region; the second oxide region is formed by oxidizing the substrate, and wherein the oxidizing also the oxidizes the p-type doped silicon material to form a third oxide region over the p-type doped silicon material; and the n-type doped silicon material is formed over the second and third oxide regions.
  • 18. The method of claim 17 further comprising removing the n-type doped silicon material and third oxide layer from over the p-type doped silicon material.
  • 19. The method of claim 17 further comprising removing the n-type doped silicon material and third oxide layer from over the p-type doped silicon material by chemical-mechanical planarization.
  • 20. The method of claim 17 further comprising:removing the n-type doped silicon material and third oxide layer from over the p-type doped silicon material; patterning the p-type doped silicon material into a first transistor gate; patterning the n-type doped silicon material into a second transistor gate; forming first source/drain regions proximate the first transistor gate to define a first transistor comprising the first source/drain regions and first transistor gate; and forming second source/drain regions proximate the second transistor gate to define a second transistor comprising the first source/drain regions and first transistor gate.
  • 21. A method of forming a pair of transistors associated with a semiconductor substrate, comprising:defining a first region and a second region of the substrate; forming a first oxide region which covers at least some of the first region of the substrate and which does not cover the second region of the substrate; providing nitrogen within the first oxide region; after providing the nitrogen within the first oxide region, forming a first conductive layer over the first oxide region and which does not cover the second region of the substrate; after forming the first conductive layer, forming a second oxide region over the second region of the substrate; forming a second conductive layer over the second oxide region; patterning the first conductive layer into a first transistor gate; patterning the second conductive layer into a second transistor gate; forming first source/drain regions proximate the first transistor gate and gatedly connected to one another by the first transistor gate; and forming second source/drain regions proximate the second transistor gate and gatedly connected to one another by the second transistor gate.
  • 22. The method of claim 21 wherein the second oxide region is thicker than the first oxide region.
  • 23. The method of claim 21 wherein the first and second conductive layers comprise conductively doped silicon.
  • 24. The method of claim 21 wherein the first and second conductive layers comprise conductively doped silicon, the first conductive layer comprising p-type doped silicon and the second conductive layer comprising n-type doped silicon.
  • 25. The method of claim 21 wherein the first and second conductive layers comprise conductively doped silicon, wherein the substrate is oxidized to form the second oxide region, and wherein the first conductive layer is oxidized during formation of the second oxide region.
  • 26. The method of claim 21 wherein the first and second conductive layers comprise conductively doped silicon, wherein the substrate is oxidized to form the second oxide region, wherein the first conductive layer is oxidized during formation of the second oxide region, wherein the second conductive layer is formed over the oxidized first conductive layer; and wherein the second conductive layer is removed from over the oxidized first conductive layer prior to patterning the first conductive layer into a transistor gate.
  • 27. The method of claim 21 wherein the nitrogen is provided within the first oxide region from plasma activated nitrogen species.
  • 28. The method of claim 21 wherein the second oxide region is thicker than the first oxide region.
  • 29. The method of claim 21 wherein the p-type doped silicon material is provided over the first oxide region.
  • 30. The method of claim 21 wherein the p-type doped silicon material is formed over the first oxide region, and is formed before forming the second oxide region.
  • 31. The method of claim 21 wherein the substrate comprises monocrystalline silicon and the oxide regions comprise silicon dioxide; and wherein the first and second oxide regions are grown from the monocrystalline silicon substrate.
US Referenced Citations (84)
Number Name Date Kind
4605447 Brotherton et al. Aug 1986 A
5026574 Economue et al. Jun 1991 A
5032545 Doan et al. Jul 1991 A
5164331 Lin et al. Nov 1992 A
5254489 Nakata Oct 1993 A
5258333 Shappir et al. Nov 1993 A
5318924 Lin et al. Jun 1994 A
5330920 Soleimani et al. Jul 1994 A
5334554 Lin et al. Aug 1994 A
5378645 Inoue et al. Jan 1995 A
5382533 Ahmad et al. Jan 1995 A
5436481 Egawa et al. Jul 1995 A
5445999 Thakur et al. Aug 1995 A
5449631 Giewont et al. Sep 1995 A
5464792 Tseng et al. Nov 1995 A
5500380 Kim Mar 1996 A
5518946 Kuroda May 1996 A
5518958 Giewont et al. May 1996 A
5596218 Soleimani et al. Jan 1997 A
5612558 Harshfield Mar 1997 A
5619057 Komatsu Apr 1997 A
5620908 Inoh et al. Apr 1997 A
5633036 Seebauer et al. May 1997 A
5663077 Asachi et al. Sep 1997 A
5674788 Wristers et al. Oct 1997 A
5685949 Yashima Nov 1997 A
5716864 Abe Feb 1998 A
5719083 Komatsu Feb 1998 A
5760475 Cronin Jun 1998 A
5763922 Chau Jun 1998 A
5834372 Lee Nov 1998 A
5837592 Chang et al. Nov 1998 A
5837598 Aronowitz et al. Nov 1998 A
5840610 Gilmer et al. Nov 1998 A
5861651 Brasen et al. Jan 1999 A
5885877 Gardner et al. Mar 1999 A
5939750 Early Aug 1999 A
5960289 Tsui et al. Sep 1999 A
5960302 Ma et al. Sep 1999 A
5970345 Hattangady et al. Oct 1999 A
5972783 Arai e al. Oct 1999 A
5972800 Hasegawa Oct 1999 A
5994749 Oda Nov 1999 A
5998253 Loh et al. Dec 1999 A
6033998 Aronowitz et al. Mar 2000 A
6054396 Doan Apr 2000 A
6057220 Ajmera et al. May 2000 A
6080629 Gardner et al. Jun 2000 A
6080682 Ibok Jul 2000 A
6087229 Aronowitz et al. Jul 2000 A
6091109 Hasegawa Jul 2000 A
6091110 Herbert et al. Jul 2000 A
6093661 Trivedi et al. Jul 2000 A
6110780 Yu et al. Aug 2000 A
6110842 Okuno et al. Aug 2000 A
6114203 Ghidini et al. Sep 2000 A
6136636 Wu Oct 2000 A
6140187 DeBusk et al. Oct 2000 A
6146948 Wu et al. Nov 2000 A
6174821 Doan Jan 2001 B1
6184110 Ono et al. Feb 2001 B1
6197701 Shue et al. Mar 2001 B1
6201303 Ngo et al. Mar 2001 B1
6207532 Lin et al. Mar 2001 B1
6207586 Ma et al. Mar 2001 B1
6225167 Yu et al. May 2001 B1
6228701 Dehm et al. May 2001 B1
6232244 Ibok May 2001 B1
6255703 Hause et al. Jul 2001 B1
6268296 Misium et al. Jul 2001 B1
6274442 Gardner et al. Aug 2001 B1
6297162 Jang et al. Oct 2001 B1
6323114 Hattangady et al. Nov 2001 B1
6331492 Misium et al. Dec 2001 B2
6362085 Yu et al. Mar 2002 B1
6399445 Hattangady et al. Jun 2002 B1
6399448 Mukhopadhyay et al. Jun 2002 B1
6410991 Kawai et al. Jun 2002 B1
6413881 Aronowitz et al. Jul 2002 B1
6436771 Jang et al. Aug 2002 B1
6450116 Noble et al. Sep 2002 B1
6482690 Shibata Nov 2002 B2
6492690 Ueno et al. Dec 2002 B2
20030034518 Yoshikawa Feb 2003 A1
Foreign Referenced Citations (1)
Number Date Country
WO 9639713 Dec 1996 WO
Non-Patent Literature Citations (6)
Entry
Wolf, S., “Silicon Processing for the VLSI Era”, Lattice Press 1990, vol. 2, pp. 212-213.
Wolf, S., “Silicon Processing for the VLSI Era”, Lattice Press 1990, vol. 2, pp. 188-189, 194-195, 609-614.
Ko, L. et al., “The Effect of Nitrogen Incorporation into the Gate Oxide by Using Shallow Implantation of Nitrogen and Drive-In Process”, IEEE 1996, pp. 32-35.
Doyle, B. et al., “Simultaneous Growth of Different Thickness Gate Oxides in Silicon CMOS Processing”, IEEE vol. 16 (7), Jul. 1995, pp. 301-302.
Kuroi, T. et al. “The Effects of Nitrogen Implantation Into P+Poly-Silicon Gate on Gate Oxide Properties”, 1994 Sympos. on VLSI Technology Digest of Technical Papers, IEEE 1994, pp. 107-108.
Liu C.T. et al., “Multiple Gate Oxide Thickness for 2GHz System-on-a-Chip Technologies”, IEEE 1998, pp. 589-592.