This invention relates to methods of forming trench isolation in the fabrication of integrated circuitry, to methods of fabricating integrated circuitry including memory circuitry, and to integrated circuitry including memory integrated circuitry.
In the fabrication of integrated circuitry, numerous devices are packed onto a single small area of a semiconductor substrate to create an integrated circuit. Many of the individual devices are electrically isolated from one another. Accordingly, electrical isolation is an integral part of semiconductor device design for preventing unwanted electrical coupling between adjacent components and devices.
As the size of integrated circuits is reduced, the devices that make up the circuits are positioned closer together. Conventional methods of isolating circuit components use trench isolation. Such is typically formed by etching trenches into a semiconductor substrate and filling the trenches with insulative material. As the density of components on the semiconductor substrate increased, the widths of the trenches have decreased. Further, it is not uncommon to find different areas of a substrate as having different width and/or different depth isolation trenches. Also and regardless, some areas of integrated circuitry have greater minimum active area spacing between isolation trenches than do other areas.
Insulative materials that are commonly utilized for electrical isolation within isolation trenches include silicon dioxide and silicon nitride. For example, it is common to thermally oxidize trench sidewalls within a silicon-comprising semiconductor substrate, and provide a thin silicon nitride layer thereover. The remaining volume of the trenches is then filled with an insulative material, for example high density plasma deposited silicon dioxide. Yet as trenches have become deeper and narrower, high density plasma deposited oxides can result in undesired void formation within the trenches during filling. Alternate techniques which provide better conformal deposition within isolation trenches include spin-on-glass and chemical vapor deposition utilizing ozone and tetraethylorthosilicate (TEOS). Such latter processes, while resulting in good void-free gap filling, typically result in a silicon dioxide deposition which is not as dense as desired. Accordingly, a steam anneal at very high temperatures is typically utilized to densify the deposited silicon dioxide. To preclude undesired oxide formation of underlying material, a silicon nitride oxidation barrier layer is typically employed within all of the trenches to shield underlying material from being oxidized during the steam anneal. Yet in some instances, it is undesirable to have a silicon nitride layer received next to the edges of active devices. This is particularly so in tight isolation spaced regions due to either silicon nitride's high dielectric constant or its ability to charge up by storing injected electrons which may compromise the performance of the devices.
While the invention was motivated in addressing the above identified issues, it is in no way so limited. The invention is only limited by the accompanying claims as literally worded, without interpretative or other limiting reference to the specification, and in accordance with the doctrine of equivalents.
The invention includes methods of forming trench isolation in the fabrication of integrated circuitry, methods of fabricating memory circuitry, and memory integrated circuitry. In one implementation, first and second isolation trenches are formed into semiconductive material of a semiconductor substrate. The first isolation trench has a narrowest cross sectional dimension which is less than that of the second isolation trench. A first insulative material is deposited to within the first and second isolation trenches effective to fill remaining volume of the first isolation trench within the semiconductive material but not that of the second isolation trench within the semiconductive material. An intermediate insulative material lining is deposited over the first insulative material within the second isolation trench within the semiconductive material, but not within the first isolation trench within the semiconductive material. The intermediate insulative material lining comprises opposing sidewalls that face one another within the semiconductive material and a base surface extending from and between the opposing and facing sidewalls within the semiconductive material. After the depositing of the intermediate insulative material lining, a second insulative material is deposited over the opposing and facing sidewalls, and over the base surface, effective to fill remaining volume of the second isolation trench within the semiconductive material. The intermediate insulative material lining is different from that of the first and second insulative materials.
In one implementation, a method of forming integrated circuitry, comprising forming isolation trenches within semiconductive material of a first area of circuitry of a semiconductor substrate and within semiconductive material of a second area of circuitry of the semiconductor substrate. The first circuitry area comprises a first minimum active area spacing between the isolation trenches received therein and the second circuitry area comprising a second minimum active area spacing between the isolation trenches received therein. The first minimum active area spacing is less than the second minimum active area spacing. A first insulative material is deposited to within the isolation trenches of the first circuitry area and to within the isolation trenches of the second circuitry area. The first insulative material less than fills remaining volume of the isolation trenches within the semiconductive material of the second circuitry area. After depositing the first insulative material, an insulative nitride-comprising layer is deposited to within the isolation trenches within the semiconductive material of the second circuitry area but not to within the isolation trenches within the semiconductive material of the first circuitry area. The insulative nitride-comprising layer comprises opposing sidewalls that face one another within the semiconductive material and a base surface extending from and between the opposing and facing sidewalls within the semiconductive material.
In one implementation, a method of fabricating memory circuitry, comprises forming isolation trenches within semiconductive material of a memory array area of a semiconductor substrate and within semiconductive material of a peripheral circuitry area of the semiconductor substrate. A first insulative material is deposited to within the isolation trenches of the memory array area and to within the isolation trenches of the peripheral circuitry area. The first insulative material less than fills remaining volume of the isolation trenches within the semiconductive material of the peripheral circuitry area. After depositing the first insulative material, an insulative nitride-comprising layer is deposited to within the isolation trenches within the semiconductive material of the peripheral circuitry area but not to within the isolation trenches within the semiconductive material of the memory array area. The insulative nitride-comprising layer comprises opposing sidewalls that face one another within the semiconductive material and a base surface extending from and between the opposing and facing sidewalls within the semiconductive material.
In one implementation, integrated circuitry comprises a semiconductor substrate comprising a first circuitry area and a second circuitry area. The first circuitry area comprises a first minimum active area spacing between the isolation trenches received therein and the second circuitry area comprising a second minimum active area spacing between the isolation trenches received therein. The first minimum active area spacing is less than the second minimum active area spacing. Isolation trenches are received within semiconductive material of the semiconductor substrate within the first circuitry area and within the second circuitry area. Insulative material is received within the isolation trenches within the semiconductive material within the first circuitry array area and within the second circuitry area. In one aspect, all insulative material within the first circuitry array area isolation trenches is void of any insulative aluminum oxide, with insulative material received within the isolation trenches within the second circuitry area comprising an insulative aluminum oxide-comprising layer. In one aspect, all insulative material within the first circuitry array area isolation trenches is void of any insulative nitride, with insulative material received within the isolation trenches within the second circuitry area comprising an insulative nitride-comprising layer. The insulative nitride-comprising layer comprises opposing sidewalls that extending from and between the opposing and facing sidewalls within the semiconductive material.
Other implementations and aspects are contemplated.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
The invention contemplates methods of forming trench isolation in the fabrication of integrated circuitry and, in one exemplary preferred embodiment, in the fabricating of memory circuitry. Referring initially to
Semiconductor substrate 10 is depicted as comprising bulk semiconductive material 16, for example lightly doped monocrystalline silicon. Of course, semiconductor-on-insulator constructions and other substrates, whether existing or yet-to-be developed, are also contemplated. A pad oxide layer 18 has been formed over semiconductive material 16, and a silicon nitride masking layer 20 formed over pad oxide layer 18.
Referring to
Referring to
Referring to
By way of example only, one preferred technique for depositing first insulative material 34 is by atomic layer deposition/depositing (ALD). By way of example only, an exemplary first insulative material is silicon dioxide, which can be deposited by ALD using hexachlorodisilane or dichlorosilane and O3 or O2 plasma as deposition precursors. ALD typically involves formation of successive atomic layers on a substrate. Described in summary, ALD includes exposing an initial substrate to a first chemical species to accomplish chemisorption of the species onto the substrate. Theoretically, the chemisorption forms a monolayer that is uniformly one atom or molecule thick on the entire exposed initial substrate. In other words, a saturated monolayer is preferably formed. Practically, chemisorption might not occur on all portions or completely over the desired substrate surfaces. Nevertheless, such an imperfect monolayer is still considered a monolayer in the context of this document. In many applications, merely a substantially saturated monolayer may be suitable. A substantially saturated monolayer is one that will still yield a deposited layer exhibiting the quality and/or properties desired for such layer.
The first species is purged from over the substrate and a second chemical species is provided to chemisorb onto the first monolayer of the first species. The second species is then purged and the steps are repeated with exposure of the second species monolayer to the first species. In some cases, the two monolayers may be of the same species. Also, a third species or more may be successively chemisorbed and purged just as described for the first and second species. Further, one or more of the first, second and third species can be mixed with inert gas to speed up pressure saturation within a reaction chamber.
Purging may involve a variety of techniques including, but not limited to, contacting the substrate and/or monolayer with a carrier gas and/or lowering pressure to below the deposition pressure to reduce the concentration of a species contacting the substrate and/or chemisorbed species. Examples of carrier gases include nitrogen, Ar, He, Ne, Kr, Xe, etc. Purging may instead include contacting the substrate and/or monolayer with any substance that allows chemisorption byproducts to desorb and reduces the concentration of a species preparatory to introducing another species. A suitable amount of purging can be determined experimentally as known to those skilled in the art. Purging time may be successively reduced to a purge time that yields an increase in film growth rate. The increase in film growth rate might be an indication of a change to a non-ALD process regime and may be used to establish a purge time limit.
ALD is often described as a self-limiting process in that a finite number of sites exist on a substrate to which the first species may form chemical bonds. The second species might only bond to the first species and thus may also be self-limiting. Once all of the finite number of sites on a substrate are bonded with a first species, the first species will often not bond to other of the first species already bonded with the substrate. However, process conditions can be varied in ALD to promote such bonding and render ALD not self-limiting. Accordingly, ALD may also encompass a species forming other than one monolayer at a time by stacking of a species, forming a layer more than one atom or molecule thick. Further, local chemical reactions can occur during ALD (for instance, an incoming reactant molecule can displace a molecule from an existing surface rather than forming a monolayer over the surface). To the extent that such chemical reactions occur, they are generally confined within the uppermost monolayer of a surface.
Traditional ALD can occur within frequently-used ranges of temperature and pressure and according to established purging criteria to achieve the desired formation of an overall ALD layer one monolayer at a time. Even so, ALD conditions can vary greatly depending on the particular precursors, layer composition, deposition equipment, and other factors according to criteria known by those skilled in the art. Maintaining the traditional conditions of temperature, pressure, and purging minimizes unwanted reactions that may impact monolayer formation and quality of the resulting overall ALD layer. Accordingly, operating outside the traditional temperature and pressure ranges may risk formation of defective monolayers.
Further by way of example only, and wherein first insulative material 34 comprises silicon dioxide, an exemplary depositing therof comprises: i) depositing a layer comprising a metal over outer surfaces within first isolation trenches 22, 22a and second isolation trenches 24, 24a, followed by ii) flowing a silanol to the metal of the outer surfaces effective to deposit a silicon dioxide-comprising layer within first isolation trenches 22, 22a and second isolation trenches 24, 24a. Preferred techniques for doing so are as described in our co-pending U.S. patent application Ser. No. 10/806,923, filed on Mar. 22, 2004, entitled “Methods of Depositing Silicon Dioxide-Comprising Layers in the Fabrication of Integrated Circuitry, Methods of Forming Trench Isolation, and Methods of Forming Arrays of Memory Cells”, naming Weimin Michael Li and Gurtej S. Sandhu as inventors, the complete application of which is herein incorporated by reference.
Preferred outer surfaces within first isolation trenches 22, 22a and second isolation trenches 24, 24a within semiconductive material 16 comprise at least one of silicon and silicon dioxide. The layer comprising a metal is deposited thereover, and might be comprised in elemental or alloy form, but more likely will be in a metal compound form. Regardless, exemplary preferred metals include any of aluminum, yttrium, zirconium, hafnium, and mixtures thereof, with aluminum being one preferred example. A specific preferred example is an aluminum metal compound comprising methyl aluminum and aluminum oxide, for example a chemisorbed Al—O—CH3 species. Such can be formed by chemical vapor deposition, atomic layer deposition or any other deposition, whether existing or yet-to-be developed. An exemplary technique to produce the described chemisorbed species includes atomic layer deposition whereby the outer surface is initially hydroxylated to form pending/chemisorbed OH groups. Trimethylaluminum or aluminum dimethylamide, for example, can then be provided to produce an Al—O—CH3 layer, for example as described in Hausmann et al., Rapid Vapor Deposition of Highly Conformal Silicon Nanolaminates, Science Magazine, Vol. 298, pp. 402-406 (2002). Such might produce the described layer, and might also produce alternately, or in combination therewith, a dimethylaluminide molecule with the aluminum atoms bonded to a single oxygen atom pending from the substrate. Other aluminum containing materials are, of course, contemplated. Regardless, in one preferred implementation, the aluminum layer which is formed would preferably be no more than four monolayers thick, and perhaps most preferably only be about a single monolayer (preferably saturated) thick. Regardless, any other possibility employing aluminum or other metal is also, of course, contemplated.
In such implementation, a silanol is flowed to the metal-comprising layer. Exemplary preferred silanols include alkoxy silanols, which by definition include any alkoxy silane alcohol, for example alkoxy silane diols and alkoxy silane triols. In one preferred implementation, the depositing of first insulative material 34 using such method is self-limiting to silicon dioxide-comprising deposition after completing such depositing of the layer comprising the metal. Preferred and other exemplary attributes are preferably as described in our co-pending U.S. patent application Ser. No. 10/806,923 described above.
Further by way of example only, another preferred technique where the first insulative material comprises silicon dioxide includes flowing TEOS to the substrate.
Referring to
Referring to
As referred to in the “Background” section above, it might be desirable to densify material 44 with a steam anneal, particularly where such comprises spin-on-glass and/or silicon dioxide deposited utilizing O3 and TEOS. In such event, the intermediate insulative material lining 40 will preferably comprise an oxidation barrier material (i.e., any of the insulative nitrides and aluminum oxide referred to above). By way of example only, an exemplary densification process includes exposure at 700° C. in an O2 ambient for 30 seconds, followed by an increase to 800° C. over 5 seconds, and then a further ramp to 1000° C. in steam for 40 minutes., followed by a 30 minute dry.
Referring to
In one exemplary aspect of the invention, a method of forming trench isolation in the fabrication of integrated circuitry is disclosed independent of forming multiple isolation trenches having different narrowest cross sectional dimensions. The invention also contemplates a method of fabricating integrated circuitry which includes forming isolation trenches within semiconductive material of a first circuitry area of a semiconductor substrate and within semiconductive material of a second circuitry area of the semiconductor substrate, by way of example only as described above in connection with
The invention also contemplates integrated circuitry independent of the method of fabrication. Such integrated circuitry comprises a semiconductor substrate comprising a first circuitry area and a second circuitry area. By way of example only,
Insulative material is received within the isolation trenches within the semiconductive material within the first circuitry area and within the second circuitry area. In one implementation, all insulative material within the first circuitry area isolation trenches is void of any insulative nitride, and where insulative material received within the isolation trenches within the second circuitry area comprises an insulative nitride-comprising layer. Such layer comprises opposing sidewalls that face one another within the semiconductive material and a base surface extending from and between the opposing and facing sidewalls within the semiconductive material. By way of example only, where material 40 within isolation trenches 24, 24a comprises an insulative nitride,
In one implementation, all insulative material within the first circuitry area trenches is void of any insulative aluminum oxide, and wherein insulative material received within the isolation trenches within the second circuitry area comprises an insulative aluminum oxide-comprising layer. Further in one implementation, such layer comprises opposing sidewalls that face one another within the semiconductive material and a base surface extending from and between the opposing and facing sidewalls within the semiconductive material. By way of example only,
In one implementation where for example the integrated circuitry comprises memory circuitry and first circuitry area 12 comprises a memory array area comprising DRAM cells, such could be for example and by way of example only, as shown in the bitline-over-capacitor construction of
In one preferred embodiment, the construction also spaces any nitride liner away from the edge of the trench isolation by an amount of greater than 200 Angstroms and less than 600 Angstroms.
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a continuation application of U.S. patent application Ser. No. 10/931,524, filed Aug. 31, 2004, entitled “Methods of Forming Trench Isolation in the Fabrication of Integrated Circuitry, Methods of Fabricating. Memory Circuitry, Integrated Circuitry, and Memory Integrated Circuitry”, naming Gurtej S. Sandhu as inventor, the disclosure of which is incorporated by reference.
Number | Name | Date | Kind |
---|---|---|---|
3809574 | Duffy et al. | May 1974 | A |
3990927 | Montier | Nov 1976 | A |
4474975 | Clemons et al. | Oct 1984 | A |
4836885 | Breiten et al. | Jun 1989 | A |
5105253 | Pollock | Apr 1992 | A |
5156881 | Okano et al. | Oct 1992 | A |
5182221 | Sato | Jan 1993 | A |
5387539 | Yang et al. | Feb 1995 | A |
5410176 | Liou et al. | Apr 1995 | A |
5470798 | Ouellet | Nov 1995 | A |
5516721 | Galli et al. | May 1996 | A |
5518959 | Jang et al. | May 1996 | A |
5565376 | Lur et al. | Oct 1996 | A |
5604149 | Paoli et al. | Feb 1997 | A |
5616513 | Shepard | Apr 1997 | A |
5702977 | Jang et al. | Dec 1997 | A |
5719085 | Moon et al. | Feb 1998 | A |
5741740 | Jang et al. | Apr 1998 | A |
5770469 | Uram et al. | Jun 1998 | A |
5776557 | Okano et al. | Jul 1998 | A |
5786039 | Brouquet | Jul 1998 | A |
5786263 | Perera | Jul 1998 | A |
5801083 | Yu et al. | Sep 1998 | A |
5863827 | Joyner | Jan 1999 | A |
5883006 | Iba | Mar 1999 | A |
5888880 | Gardner et al. | Mar 1999 | A |
5895253 | Akram | Apr 1999 | A |
5895255 | Tsuchiaki | Apr 1999 | A |
5904540 | Sheng et al. | May 1999 | A |
5923073 | Aoki et al. | Jul 1999 | A |
5930645 | Lyons et al. | Jul 1999 | A |
5930646 | Gerung et al. | Jul 1999 | A |
5943585 | May et al. | Aug 1999 | A |
5950094 | Lin et al. | Sep 1999 | A |
5960299 | Yew et al. | Sep 1999 | A |
5972773 | Liu et al. | Oct 1999 | A |
5976949 | Chen | Nov 1999 | A |
5981354 | Spikes et al. | Nov 1999 | A |
5989978 | Peidous | Nov 1999 | A |
5998280 | Bergemont et al. | Dec 1999 | A |
6013583 | Ajmera et al. | Jan 2000 | A |
6030881 | Papasouliotis et al. | Feb 2000 | A |
6033961 | Xu et al. | Mar 2000 | A |
6051477 | Nam | Apr 2000 | A |
6069055 | Ukeda et al. | May 2000 | A |
6090675 | Lee et al. | Jul 2000 | A |
6127737 | Kuroi et al. | Oct 2000 | A |
6156674 | Li et al. | Dec 2000 | A |
6171962 | Karlsson et al. | Jan 2001 | B1 |
6187651 | Oh | Feb 2001 | B1 |
6190979 | Radens et al. | Feb 2001 | B1 |
6191002 | Koyanagi | Feb 2001 | B1 |
6245641 | Shiozawa et al. | Jun 2001 | B1 |
6265282 | Lane et al. | Jul 2001 | B1 |
6300219 | Doan et al. | Oct 2001 | B1 |
6326282 | Park et al. | Dec 2001 | B1 |
6329266 | Hwang et al. | Dec 2001 | B1 |
6331380 | Ye et al. | Dec 2001 | B1 |
6355966 | Trivedi | Mar 2002 | B1 |
6448150 | Tsai et al. | Sep 2002 | B1 |
6455394 | Iyer et al. | Sep 2002 | B1 |
6524912 | Yang et al. | Feb 2003 | B1 |
6534395 | Werkhoven et al. | Mar 2003 | B2 |
6583028 | Doan et al. | Jun 2003 | B2 |
6583060 | Trivedi | Jun 2003 | B2 |
6607959 | Lee et al. | Aug 2003 | B2 |
6617251 | Kamath et al. | Sep 2003 | B1 |
6674132 | Willer | Jan 2004 | B2 |
6719012 | Doan et al. | Apr 2004 | B2 |
6756654 | Heo et al. | Jun 2004 | B2 |
6821865 | Wise et al. | Nov 2004 | B2 |
6930058 | Hill et al. | Aug 2005 | B2 |
6933225 | Werkhoven et al. | Aug 2005 | B2 |
7033909 | Kim et al. | Apr 2006 | B2 |
7053010 | Li et al. | May 2006 | B2 |
7141278 | Koh et al. | Nov 2006 | B2 |
20010006255 | Kwon et al. | Jul 2001 | A1 |
20010006839 | Yeo | Jul 2001 | A1 |
20010041250 | Werkhoven et al. | Nov 2001 | A1 |
20010046753 | Gonzales et al. | Nov 2001 | A1 |
20020000195 | Bang et al. | Jan 2002 | A1 |
20020004284 | Chen | Jan 2002 | A1 |
20020018849 | George et al. | Feb 2002 | A1 |
20030032281 | Werkhoven et al. | Feb 2003 | A1 |
20030128926 | Werkhoven et al. | Jul 2003 | A1 |
20040016987 | Sawada et al. | Jan 2004 | A1 |
20040032006 | Yun et al. | Feb 2004 | A1 |
20040082181 | Doan et al. | Apr 2004 | A1 |
20040209484 | Hill et al. | Oct 2004 | A1 |
20040266153 | Hu | Dec 2004 | A1 |
20050009293 | Kim et al. | Jan 2005 | A1 |
20050009368 | Vaarstra | Jan 2005 | A1 |
20050054213 | Derderian et al. | Mar 2005 | A1 |
20050079730 | Beintner et al. | Apr 2005 | A1 |
20050112282 | Gordon et al. | May 2005 | A1 |
20050124171 | Vaarstra | Jun 2005 | A1 |
20050142799 | Seo | Jun 2005 | A1 |
Number | Date | Country |
---|---|---|
0817251 | Jan 1998 | EP |
959493 | Nov 1999 | EP |
02277253 | Nov 1990 | JP |
05-315441 | Nov 1993 | JP |
06-334031 | Dec 1994 | JP |
146224 | Jan 1996 | JP |
04021156 | Jun 1904 | WO |
02-27053 | Apr 2002 | WO |
2004021156 | Jun 2004 | WO |
US04021156 | Jun 2004 | WO |
Number | Date | Country | |
---|---|---|---|
20060046426 A1 | Mar 2006 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10931524 | Aug 2004 | US |
Child | 11200286 | US |