This invention relates to methods of providing an interlevel dielectric layer intermediate different elevation conductive metal layers in the fabrication of integrated circuitry.
In methods of forming integrated circuits, it is frequently desired to electrically isolate components of the integrated circuits from one another with an insulative material. For example, conductive layers can be electrically isolated from one another by separating them with an insulating material. Insulating material received between two different elevation conductive or component layers is typically referred to as an interlevel dielectric material. Also, devices which extend into a semiconductive substrate can be electrically isolated from one another by insulative materials formed within the substrate between the components, such as for example, trench isolation regions.
One typical insulative material for isolating components of integrated circuits is silicon dioxide, which has a dielectric constant of about 4. Yet in many applications, it is desired to utilize insulative materials having dielectric constants lower than that of silicon dioxide to reduce parasitic capacitance from occurring between conductive components separated by the insulative material. Parasitic capacitance reduction continues to have increasing importance in the semiconductor fabrication industry as device dimensions and component spacing continues to shrink. Closer spacing adversely effects parasitic capacitance.
One way of reducing the dielectric constant of certain inherently insulative materials is to provide some degree of carbon content therein. One example technique for doing so has recently been developed by Trikon Technology of Bristol, UK which they refer to as Flowfill™ Technology. Where more carbon incorporation is desired, methylsilane in a gaseous form and H2O2 in a liquid form are separately introduced into a chamber, such as a parallel plate reaction chamber. A reaction between the methylsilane and H2O2 can be moderated by introduction of nitrogen into the reaction chamber. A wafer is provided within the chamber and ideally maintained at a suitable low temperature, such as 0° C., at an exemplary pressure of 1 Torr to achieve formation of a methylsilanol structure. Such structure/material condenses on the wafer surface. Although the reaction occurs in the gas phase, the deposited material is in the form of a viscus liquid which flows to fill small gaps on the wafer surface. In applications where deposition thickness increases, surface tension drives the deposited layer flat, thus forming a planarized layer over the substrate.
The liquid methylsilanol is converted to a silicon dioxide structure by a two-step process occurring in two separate chambers from that in which the silanol-type structure was deposited. First, planarization of the liquid film is promoted by increasing the temperature to above 100° C., while maintaining the pressure at about 1 Torr, to result in solidification and formation of a polymer layer. Thereafter, the temperature is raised to approximately 450° C., while maintaining a pressure of about 1 Torr, to form (CH3)ySiO(2−y). y/2 is the percentage of CH3 incorporated. The (CH3)ySiO(2−y) has a dielectric constant of less than or equal to about 3, and is accordingly less likely to be involved in parasitic capacitance than silicon dioxide and/or phosphorous doped silicon dioxide.
Other example low k dielectric layer materials include fluorine doped silicon dioxide, high; carbon and hydrogen containing materials, and other organic films having less than 20% silicon.
A prior art problem associated with low k dielectric material usage is that many of these materials cannot withstand high temperature processing. Specifically, many melt or gassify at comparatively low temperatures at which the substrate is subjected after deposition of the low k materials. This can essentially destroy the circuitry being fabricated. It is further very difficult to quickly strip photoresist when processing over such low k dielectric layers, as the typical photoresist stripping processes undesirably cause some isotropic etching of the low k dielectric layers.
The invention comprises methods of providing an interlevel dielectric layer intermediate different elevation conductive metal layers in the fabrication of integrated circuitry. In one implementation, a method of providing an interlevel dielectric layer intermediate different elevation conductive metal layers in the fabrication of integrated circuitry includes forming a conductive metal interconnect layer over a substrate. An insulating dielectric mass is provided about the conductive metal interconnect layer. The insulating dielectric mass has a first dielectric constant. At least a majority of the insulating dielectric mass is etched away from the substrate. After the etching, an interlevel dielectric layer is deposited to replace at least some of the etched insulating dielectric material. The interlevel dielectric layer h as a second dielectric constant which is less than the first dielectric constant.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
A method of providing an interlevel dielectric layer intermediate different elevation conductive layers in the fabrication of integrated circuitry is initially described with reference to
A pair of gate line constructions 16 are fabricated over substrate 12, and comprise a gate dielectric layer, a conductive polysilicon layer, a conductive silicide layer, and insulating sidewalls spacers and caps, which are not specifically designated. Source/drain diffusion regions 18 are fabricated within substrate 12. Such constitute exemplary circuit devices which are at least partially fabricated over a substrate. Any alternate electric devices or components are also, of course, contemplated.
An insulating layer 20 is formed over devices 16 and substrate 12. An example and preferred material is borophosphosilicate glass (BPSG). An exemplary thickness is from 5,000 Angstroms to 30,000 Angstroms. An insulating layer 22 is formed over insulating layer 20. Such is preferably provided to function as an etch stop material, as will be described subsequently. Example materials include undoped silicon dioxide deposited by decomposition of tetraethylorthosilicate (TEOS) and silicon nitride. An exemplary thickness for layer 22 is from 0 Angstroms to 2,000 Angstroms. Layers 20 and 22 comprise but one example first insulating dielectric mass 24 which is formed over at least partially fabricated circuit devices over a substrate. An opening 33 has been formed in first insulating dielectric mass 24 between word line 16 to substrate diffusion region 18. Such has been filled with a conductive plugging material 34, for example conductively doped polysilicon or a metal, and planarized back to have an outermost surface substantially coincident with the outer surface of layer 22.
A first conductive interconnect layer 26 is formed over substrate 12. Preferred materials are elemental metals or metal alloys. Conductive interconnect layer 26 has been formed into the shape of at least one conductive interconnect line 28 having an outer top 29, an inner base 30 and sidewalls 31. Accordingly, first conductive interconnect layer 26 and line 28 are supported by first insulating dielectric mass 24.
A second insulating dielectric mass 36 is provided about conductive metal interconnect layer 26. Accordingly in this example, second insulating dielectric mass 36 is formed over another conductive metal interconnect layer, here in the form of layer 28. Further accordingly, second insulating dielectric mass 36 is formed over top 29 and sidewalls 31 of line 28. Example and preferred materials for layer 36 are the same as layer 20, for example BPSG. First insulating dielectric mass 24 has some first dielectric constant, with the dielectric constant of BPSG being about 3.9. An exemplary deposition thickness for layer 36 is from 1,000 Angstroms to 15,000 Angstroms, with layer 36 being shown as having been planarized subsequent to deposition. An opening 38 has been formed through layer 36 and filled with conductive material 40 for making electric connection with conductive line 28. An exemplary conductive line 42 has been patterned thereatop and over second insulating dielectric mass 36 for, in this example, providing conductive line interconnection between conductive line 42 and line 28. Accordingly, line 42 constitutes a second conductive interconnect layer and line which is supported at least partially by second insulating dielectric mass 36. Layers 42, 40, 26, and 34 are all preferably metallic. Most preferably at this point in the process, substantially all of the integrated circuitry to be fabricated relative to substrate 10 has been so fabricated. Further preferably, any subsequent processing relative to substrate 10 is preferably void of any photolithographic processing.
Referring to
Such etching in this example leaves insulating dielectric material 36 beneath conductive line 42 as shown. Exemplary alternate processing to that depicted by
Referring to
The above described exemplary processing depicts conductive metal interconnect layer and line 42 as being formed or otherwise provided after formation of second insulating dielectric mass 36, and by a subtractive etching of a deposited metal interconnect layer from which line 42 is formed.
Referring to
Referring to
Referring to
Referring to
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
This patent resulted from a continuation application of U.S. patent application Ser. No. 09/366,508, filed Aug. 3, 1999 now U.S. Pat. No. 6,350,679, entitled “Methods of Providing an Interlevel Dielectric Layer Intermediate Different Elevation Conductive Metal Layers in the Fabrication of Integrated Circuitry”, naming Terrence McDaniel and Max F. Hineman as inventors, the disclosure of which is incorporated by reference.
| Number | Name | Date | Kind |
|---|---|---|---|
| 3919060 | Pogge et al. | Nov 1975 | A |
| 3954523 | Magdo et al. | May 1976 | A |
| 3979230 | Anthony et al. | Sep 1976 | A |
| 3998662 | Anthony et al. | Dec 1976 | A |
| 4063901 | Shiba | Dec 1977 | A |
| 4180416 | Brock | Dec 1979 | A |
| 4561173 | Te Velde | Dec 1985 | A |
| 5023200 | Blewer et al. | Jun 1991 | A |
| 5103288 | Sakamoto et al. | Apr 1992 | A |
| 5141896 | Katoh | Aug 1992 | A |
| 5149615 | Chakravorty et al. | Sep 1992 | A |
| 5171713 | Matthews | Dec 1992 | A |
| 5192834 | Yamanishi et al. | Mar 1993 | A |
| 5266519 | Iwamoto | Nov 1993 | A |
| 5286668 | Chou | Feb 1994 | A |
| 5298311 | Bentson et al. | Mar 1994 | A |
| 5380679 | Kano | Jan 1995 | A |
| 5461003 | Havemann et al. | Oct 1995 | A |
| 5464786 | Figura et al. | Nov 1995 | A |
| 5470801 | Kapoor et al. | Nov 1995 | A |
| 5488015 | Havermann et al. | Jan 1996 | A |
| 5494858 | Gnade et al. | Feb 1996 | A |
| 5496773 | Rhodes et al. | Mar 1996 | A |
| 5525857 | Gnade et al. | Jun 1996 | A |
| 5527737 | Jeng | Jun 1996 | A |
| 5554567 | Wang | Sep 1996 | A |
| 5555966 | Figura et al. | Sep 1996 | A |
| 5583078 | Osenbach | Dec 1996 | A |
| 5599745 | Reinberg | Feb 1997 | A |
| 5629238 | Choi et al. | May 1997 | A |
| 5654224 | Figura et al. | Aug 1997 | A |
| 5670828 | Cheung et al. | Sep 1997 | A |
| 5691565 | Manning | Nov 1997 | A |
| 5691573 | Avanzino et al. | Nov 1997 | A |
| 5723368 | Cho et al. | Mar 1998 | A |
| 5736425 | Smith et al. | Apr 1998 | A |
| 5744399 | Rostoker et al. | Apr 1998 | A |
| 5773363 | Derderian et al. | Jun 1998 | A |
| 5804508 | Gnade et al. | Sep 1998 | A |
| 5807607 | Smith et al. | Sep 1998 | A |
| 5808854 | Figura et al. | Sep 1998 | A |
| 5861345 | Chou et al. | Jan 1999 | A |
| 5882978 | Srinivasan et al. | Mar 1999 | A |
| 5883014 | Chen et al. | Mar 1999 | A |
| 5950102 | Lee | Sep 1999 | A |
| 5967804 | Yoshizawa et al. | Oct 1999 | A |
| 5970360 | Cheng et al. | Oct 1999 | A |
| 5981085 | Ninomiya et al. | Nov 1999 | A |
| 6001747 | Annapragada | Dec 1999 | A |
| 6028015 | Wang et al. | Feb 2000 | A |
| 6156374 | Forbes et al. | Dec 2000 | A |
| 6245439 | Yamada et al. | Jun 2001 | B1 |
| 6251470 | Forbes et al. | Jun 2001 | B1 |
| 6313046 | Juengling et al. | Nov 2001 | B1 |
| 6333556 | Juengling | Dec 2001 | B1 |
| 6347446 | Luthra et al. | Feb 2002 | B1 |
| 6350679 | McDaniel et al. | Feb 2002 | B1 |
| Number | Date | Country |
|---|---|---|
| 0 542 262 | May 1993 | EP |
| 0 923 125 | Jun 1999 | EP |
| Number | Date | Country | |
|---|---|---|---|
| 20030068879 A1 | Apr 2003 | US |
| Number | Date | Country | |
|---|---|---|---|
| Parent | 09366508 | Aug 1999 | US |
| Child | 10011212 | US |