Claims
- 1. A dual-metal gate CMOS integrated circuit device comprising:an NMOS active area and a PMOS active area of a semiconductor substrate separated by isolation regions; a metal gate in said NMOS active area over a gate dielectric layer; and a metal oxide gate in said PMOS active area over the gate dielectric layer wherein said metal in said metal gate is the same material as said metal in said metal oxide gate and wherein said metal oxide gate has a higher work function than said metal gate.
- 2. The device according to claim 1 wherein said gate dielectric layer comprises one of the group containing silicon dioxide, nitrided silicon dioxide, silicon nitride, and a combination thereof.
- 3. The device according to claim 1 wherein said gate dielectric layer comprises one of the group containing zirconium oxide, hafnium oxide, aluminum oxide, tantalum pentoxide, barium strontium titanates, and crystalline oxides.
- 4. The device according to claim 1 wherein said metal comprises one of the group containing ruthenium, iridium, osmium, rhodium, and rhenium.
RELATED PATENT APPLICATION
This is a division of patent application Ser. No. 09/981,416, filing date Oct. 18, 2001 now U.S. Pat. No. 6,458,695, Method To Form Dual Metal Gates By Incorporating Metals And Their Conductive Oxides, assigned to the same assignee as the present invention.
U.S. patent application Ser. No. 09/981,415, now U.S. Pat. No. 6,475,908 B1 to the same inventor, filed on Oct. 18, 2001.
US Referenced Citations (5)