1. Field
The present invention relates to micro devices. More particularly embodiments of the present invention relate to a micro device transfer head with metal electrodes and a method of transferring one or more micro devices to a receiving substrate.
2. Background Information
Integration and packaging issues are one of the main obstacles for the commercialization of micro devices such as radio frequency (RF) microelectromechanical systems (MEMS) microswitches, light-emitting diode (LED) display systems, and MEMS or quartz-based oscillators.
Traditional technologies for transferring of devices include transfer by wafer bonding from a transfer wafer to a receiving wafer. One such implementation is “direct printing” involving one bonding step of an array of devices from a transfer wafer to a receiving wafer, followed by removal of the transfer wafer. Another such implementation is “transfer printing” involving two bonding/de-bonding steps. In transfer printing a transfer wafer may pick up an array of devices from a donor wafer, and then bond the array of devices to a receiving wafer, followed by removal of the transfer wafer.
Some printing process variations have been developed where a device can be selectively bonded and de-bonded during the transfer process. In both traditional and variations of the direct printing and transfer printing technologies, the transfer wafer is de-bonded from a device after bonding the device to the receiving wafer. In addition, the entire transfer wafer with the array of devices is involved in the transfer process.
A micro device transfer head and head array, and a method of transferring an array of micro devices are disclosed. In an embodiment, a micro device transfer head array includes a base substrate and an array of mesa structures, with each mesa structure may have a maximum width of 1 to 100 μm. A patterned metal layer is formed over a top surface of each mesa structure, and a dielectric layer covers the patterned metal layer on the top surface of each mesa structure, and a through via extends through the base substrate to provide an operating voltage path to the micro device transfer head array. In an embodiment, the dielectric layer is formed of a high-k dielectric material such as Al2O3, HfO2, Ta2O5. An insulating layer may be formed on a side surface of the through via, and a conductive layer formed within the through via and in electrical contact with the patterned metal layer. In some embodiments, the conductive layer does not completely fill the through via. The patterned metal layer may include an array of electrode leads electrically connected with an array of metal electrodes corresponding to the array of mesa structures. In an embodiment, each metal electrode completely covers a top surface of a corresponding mesa structure. In an embodiment, a second through via extends through the base substrate to provide an operating voltage path to the micro device transfer head array. In an embodiment, a second conductive layer is formed within the second through via and in electrical contact with the patterned metal layer. In such an embodiment, the patterned metal lay may include a first array of electrode leads electrically connected with a first array of metal electrodes corresponding to the array of mesa structures, and a second array of electrode leads electrically connected with a second array of metal electrodes corresponding to the array of mesa structures, where the first and second arrays of metal electrodes are directly over top surfaces of the array of mesa structures and are electrically isolated from each other
In an embodiment, a monopolar micro device transfer head array with metal electrodes is described. In an embodiment, a micro device transfer head array includes a base substrate, a first insulating layer over the base substrate, and an array of mesa structures over the first insulating. Each mesa structure may have a maximum width of 1 to 100 μm. A second insulating layer may be formed over the array of mesa structures, a patterned metal layer over the second insulating layer and a top surface of each mesa structure, and a dielectric layer covers the patterned metal layer on the top surface of each mesa structure. In an embodiment, the dielectric layer is formed of a high-k dielectric material such as Al2O3, HfO2, Ta2O5. The patterned metal layer may further including an array of electrode leads electrically connected with the array of metal electrodes. The array of electrode leads may be further electrically connected with a metal interconnect. One or more through vias can extend through the base substrate to provide an operating voltage path to the micro device transfer head array. An insulating layer may be formed on a side surface of the through via, and a conductive layer formed within the through via and in electrical contact with the patterned metal layer. In an embodiment, the patterned metal layer includes an array of electrode leads electrically connected with an array of metal electrodes corresponding to the array of mesa structures. In an embodiment, each metal electrode completely covers a top surface of a corresponding mesa structure. In some embodiments, the conductive layer does not completely fill the through via. In an embodiment, the first insulating layer is a buried oxide layer. In an embodiment, the micro device transfer head array can be formed from an SOI substrate.
In an embodiment, a bipolar micro device transfer head array with metal electrodes is described. In an embodiment, a patterned metal layer is formed over the second insulating layer and a top surface of each mesa structure, and the patterned metal layer includes a first metal interconnect with a first array of metal electrodes electrically connected with the first metal interconnect, and a second metal interconnect with a second array of metal electrodes electrically connected with the second metal interconnect. The first and second arrays of metal electrodes can be formed directly over a top surface of the array of mesa structures, and electrically isolated from each other. A dielectric layer covers the patterned metal layer on the top surface of each mesa structure. In an embodiment, the dielectric layer is formed of a high-k dielectric material such as Al2O3, HfO2, Ta2O5.
The patterned metal layer may include a first and second arrays of metal electrode leads that are parallel to one another. The first and second metal interconnects can be parallel to one another. The first and second arrays of metal electrodes may have the same surface area directly over the tops surfaces of each of the mesa structures. In an embodiment, the first array of metal electrode leads electrically connected with the first metal electrode is electrically isolated from the second array of metal electrode leads electrically connected with the second metal electrode. The first array of metal electrode leads is electrically connected with the first array of metal electrodes and the first metal interconnect, and the second array of metal electrode leads is electrically connected with the second array of metal electrodes and the second metal interconnect. A first and second through vias can extend through the base substrate to provide an operating voltage path to the micro device transfer head array. An insulating layer may be formed on a side surface of the first and second through vias. A first and second conductive layers may be formed within the first and second through via and in electrical contact with the first and second metal interconnects, respectively. In some embodiments, the first and second conductive layers do not completely fill the first and second through vias. In an embodiment, the first insulating layer is a buried oxide layer. In an embodiment, the micro device transfer head array can be formed from an SOI substrate.
Embodiments of the present invention describe a micro device transfer head and head array with metal electrodes, and method of transferring a micro device and an array of micro devices to a receiving substrate. For example, the micro device transfer head and head array with metal electrodes may be used to transfer micro devices such as, but not limited to, diodes, LEDs, transistors, ICs, and MEMS from a carrier substrate to a receiving substrate such as, but is not limited to, a display substrate, a lighting substrate, a substrate with functional devices such as transistors or integrated circuits (ICs), or a substrate with metal redistribution lines.
In various embodiments, description is made with reference to figures. However, certain embodiments may be practiced without one or more of these specific details, or in combination with other known methods and configurations. In the following description, numerous specific details are set forth, such as specific configurations, dimensions and processes, etc., in order to provide a thorough understanding of the present invention. In other instances, well-known semiconductor processes and manufacturing techniques have not been described in particular detail in order to not unnecessarily obscure the present invention. Reference throughout this specification to “one embodiment,” “an embodiment” or the like means that a particular feature, structure, configuration, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. Thus, the appearances of the phrase “in one embodiment,” “an embodiment” or the like in various places throughout this specification are not necessarily referring to the same embodiment of the invention. Furthermore, the particular features, structures, configurations, or characteristics may be combined in any suitable manner in one or more embodiments.
The terms “over”, “to”, “between” and “on” as used herein may refer to a relative position of one layer with respect to other layers. One layer “over” or “on” another layer or bonded “to” another layer may be directly in contact with the other layer or may have one or more intervening layers. One layer “between” layers may be directly in contact with the layers or may have one or more intervening layers.
The terms “micro” device or “micro” LED structure as used herein may refer to the descriptive size of certain devices or structures in accordance with embodiments of the invention. As used herein, the terms “micro” devices or structures are meant to refer to the scale of 1 to 100 μm. However, it is to be appreciated that embodiments of the present invention are not necessarily so limited, and that certain aspects of the embodiments may be applicable to larger, and possibly smaller size scales. In an embodiment, a single micro device in an array of micro devices, and a single electrostatic transfer head in an array of electrostatic transfer heads both have a maximum dimension, for example length or width, of 1 to 100 μm. In an embodiment, the top contact surface of each micro device or electrostatic transfer head has a maximum dimension of 1 to 100 μm. In an embodiment, the top contact surface of each micro device or electrostatic transfer head has a maximum dimension of 3 to 20 μm. In an embodiment, a pitch of an array of micro devices, and a pitch of a corresponding array of electrostatic transfer heads is (1 to 100 μm) by (1 to 100 μm), for example a 20 μm by 20 μm, or 5 μm by 5 μm pitch. In one aspect, without being limited to a particular theory, embodiments of the invention describe micro device transfer heads and head arrays which operate in accordance with principles of electrostatic grippers, using the attraction of opposite charges to pick up micro devices. In accordance with embodiments of the present invention, a pull-in voltage is applied to a micro device transfer head in order to generate a grip pressure on a micro device and pick up the micro device.
In another aspect, embodiments of the invention describe a micro device transfer head with metal electrodes and a method of transferring micro devices with the micro device transfer head with metal electrodes. In application, as an array of micro device transfer heads with metal electrodes is lowered onto an array of micro devices, the metal electrodes receive an applied voltage. Due to the high conductivity of metal materials, the applied voltage may be transferred to the metal electrode without significant voltage loss from resistance in the metal interconnect and metal leads.
In another aspect, embodiments of the invention describe a manner of forming an array of micro device transfer heads from a commercially available silicon-on-insulator (SOI) substrate which allows for a processing sequence with minimal processing steps. Processing sequences in accordance with embodiments of the invention may incorporate simultaneous etching or oxidation operations of different features, reducing the number of masks required during processing.
In another aspect, embodiments of the invention describe a transfer head and transfer head array including vias extending through the base substrate from a backside of the base substrate to the patterned silicon layer for connecting the electrodes with working circuitry of a transfer head assembly. The processing sequence in accordance with embodiments of the invention also enables passivation of the vias extending through the base substrate with high temperature thermal oxide growth.
In yet another aspect, embodiments of the invention describe a manner for mass transfer of an array of pre-fabricated micro devices with an array of micro device transfer heads with metal electrodes. For example, the pre-fabricated micro devices may have a specific functionality such as, but not limited to, a LED for light-emission, silicon IC for logic and memory, and gallium arsenide (GaAs) circuits for radio frequency (RF) communications. In some embodiments, arrays of micro LED devices which are poised for pick up are described as having a 20 μm by 20 μm pitch, or 5 μm by 5 μm pitch. At these densities a 6 inch substrate, for example, can accommodate approximately 165 million micro LED devices with a 10 μm by 10 μm pitch, or approximately 660 million micro LED devices with a 5 μm by 5 μm pitch. A transfer tool including an array of micro device transfer heads matching an integer multiple of the pitch of the corresponding array of micro LED devices can be used to pick up and transfer the array of micro LED devices to a receiving substrate. In this manner, it is possible to integrate and assemble micro LED devices into heterogeneously integrated systems, including substrates of any size ranging from micro displays to large area displays, and at high transfer rates. For example, a 1 cm by 1 cm array of micro device transfer heads can pick up and transfer more than 100,000 micro devices, with larger arrays of micro device transfer heads being capable of transferring more micro devices.
Referring now to
As illustrated, the micro device transfer head array with metal electrode 100 includes an array of transfer heads 102 connected by an arrangement of metal interconnects 108, and metal bus interconnects 110. As illustrated, metal bus interconnects 110 may be formed around a periphery or outside a working area of the transfer head array including the array of transfer heads 102. In an embodiment, each transfer head 102 includes a single metal electrode 104, with each metal electrode 104 including a mesa structure 106 and optionally a metal electrode lead 112 connected to a metal interconnect 108. The mesa structure 106 is illustrated as a structure formed within the shaded region of the metal electrode 104 to illustrate its alignment with the metal electrode 106 as the mesa structure 106 is located in a layer below the metal electrode 104.
In an embodiment, a plurality of vias 114 may be formed through the backside of the base substrate to the metal layer to make contact with the metal bus interconnects 110 in order to electrically connect the metal electrodes 104 with working circuitry of a transfer head assembly. In the embodiment illustrated in
Referring now to
Referring now to
Still referring to
Referring now to
Still referring to
A mask layer 602 may then be formed over the silicon device layer 422, as illustrated in
In an embodiment, backside via openings 430 are then formed in the SOI substrate. Initially, as illustrated in
Referring to
Referring to
Referring to
Referring now to
Referring to
Referring to
Referring to
Referring now to
Referring to
Referring to
Referring now to
Referring to
Referring to
Referring to
Referring now to
It is to be appreciated that additional operations may be performed and certain operations may be performed in a different sequence. For example, in one embodiment, an operation is performed to create a phase change in a bonding layer connecting the micro device to the carrier substrate prior to or while picking up the micro device. For example, the bonding layer may have a liquidus temperature less than 350° C., or more specifically less than 200° C. The bonding layer may be formed of a material which provides adhesion to the carrier substrate, yet also a medium from which the micro device is readily releasable. In an embodiment, the bonding layer is a material such as indium or an indium alloy. If a portion of the bonding layer is picked up with the micro device, additional operations can be performed to control the phase of the portion of the bonding layer during subsequent processing. For example, heat can be applied to the bonding layer from a heat source located within the transfer head assembly, carrier substrate, and/or receiving substrate.
Furthermore, operation 2406 of applying the voltage to create a grip pressure on the micro devices can be performed in various orders. For example, the voltage can be applied prior to contacting the array of micro devices with the array of micro device transfer heads, while contacting the micro devices with the array of micro device transfer heads, or after contacting the micro devices with the array of micro device transfer heads. The voltage may also be applied prior to, while, or after creating a phase change in the bonding layer.
Where the micro device transfer heads include bipolar metal electrodes, an alternating voltage is applied across the pair of metal electrodes in each micro device transfer head so that at a particular point when a negative voltage is applied to one metal electrode, a positive voltage is applied to the other metal electrode in the pair, and vice versa to create the pick-up pressure. Releasing the micro devices from the micro device transfer heads may be accomplished with a varied of methods including turning off the voltage sources, lowering the voltage across the pair of metal electrodes, changing a waveform of the AC voltage, and grounding the voltage sources. Release may also be accomplished by discharge associated with placing the micro devices on the receiving substrate.
In utilizing the various aspects of this invention, it would become apparent to one skilled in the art that combinations or variations of the above embodiments are possible for forming a bipolar micro device transfer head and head array, and for transferring a micro device and micro device array. Although the present invention has been described in language specific to structural features and/or methodological acts, it is to be understood that the invention defined in the appended claims is not necessarily limited to the specific features or acts described. The specific features and acts disclosed are instead to be understood as particularly graceful implementations of the claimed invention useful for illustrating the present invention.
Number | Name | Date | Kind |
---|---|---|---|
4837176 | Zdebel et al. | Jun 1989 | A |
5067002 | Zdebel et al. | Nov 1991 | A |
5110752 | Lu | May 1992 | A |
5266514 | Tuan et al. | Nov 1993 | A |
5426558 | Sherman | Jun 1995 | A |
5592358 | Shamouilian et al. | Jan 1997 | A |
5640133 | MacDonald et al. | Jun 1997 | A |
5745331 | Shamouilian et al. | Apr 1998 | A |
5839187 | Sato et al. | Nov 1998 | A |
5851664 | Bennett et al. | Dec 1998 | A |
5888847 | Rostoker et al. | Mar 1999 | A |
5903428 | Grimard et al. | May 1999 | A |
5996218 | Shamouilian et al. | Dec 1999 | A |
6071795 | Cheung et al. | Jun 2000 | A |
6096368 | Sun | Aug 2000 | A |
6335263 | Cheung et al. | Jan 2002 | B1 |
6379929 | Burns et al. | Apr 2002 | B1 |
6403985 | Fan et al. | Jun 2002 | B1 |
6420242 | Cheung et al. | Jul 2002 | B1 |
6521511 | Inoue et al. | Feb 2003 | B1 |
6558109 | Gibbel | May 2003 | B2 |
6613610 | Iwafuchi et al. | Sep 2003 | B2 |
6629553 | Odashima et al. | Oct 2003 | B2 |
6670038 | Sun et al. | Dec 2003 | B2 |
6786390 | Yang et al. | Sep 2004 | B2 |
6825105 | Grover et al. | Nov 2004 | B2 |
6878607 | Inoue et al. | Apr 2005 | B2 |
7033842 | Haji et al. | Apr 2006 | B2 |
7148127 | Oohata et al. | Dec 2006 | B2 |
7208337 | Eisert et al. | Apr 2007 | B2 |
7335527 | Sawyer et al. | Feb 2008 | B2 |
7353596 | Shida et al. | Apr 2008 | B2 |
7358158 | Aihara et al. | Apr 2008 | B2 |
7585703 | Matsumura et al. | Sep 2009 | B2 |
7622367 | Nuzzo et al. | Nov 2009 | B1 |
7723764 | Oohata et al. | May 2010 | B2 |
7785481 | Wang | Aug 2010 | B2 |
7795629 | Watanabe et al. | Sep 2010 | B2 |
7797820 | Shida et al. | Sep 2010 | B2 |
7829366 | Miller et al. | Nov 2010 | B2 |
7838410 | Hirao et al. | Nov 2010 | B2 |
7880184 | Iwafuchi et al. | Feb 2011 | B2 |
7884543 | Doi | Feb 2011 | B2 |
7888690 | Iwafuchi et al. | Feb 2011 | B2 |
7906787 | Kang | Mar 2011 | B2 |
7910945 | Donofrio et al. | Mar 2011 | B2 |
7927976 | Menard | Apr 2011 | B2 |
7928465 | Lee et al. | Apr 2011 | B2 |
7929195 | Bifano | Apr 2011 | B2 |
7943497 | Nakai | May 2011 | B2 |
7972875 | Rogers et al. | Jul 2011 | B2 |
7982296 | Nuzzo et al. | Jul 2011 | B2 |
7999454 | Winters et al. | Aug 2011 | B2 |
8023248 | Yonekura et al. | Sep 2011 | B2 |
8333860 | Bibl et al. | Dec 2012 | B1 |
8383506 | Golda et al. | Feb 2013 | B1 |
8415767 | Golda et al. | Apr 2013 | B1 |
8415768 | Golda et al. | Apr 2013 | B1 |
8415771 | Golda et al. | Apr 2013 | B1 |
8440546 | Nuzzo et al. | May 2013 | B2 |
8506867 | Menard | Aug 2013 | B2 |
8569115 | Golda et al. | Oct 2013 | B1 |
8664699 | Nuzzo et al. | Mar 2014 | B2 |
8686542 | Golda et al. | Apr 2014 | B2 |
8716767 | Golda et al. | May 2014 | B2 |
8791530 | Bibl et al. | Jul 2014 | B2 |
8865489 | Rogers et al. | Oct 2014 | B2 |
8877648 | Bower et al. | Nov 2014 | B2 |
8889485 | Bower | Nov 2014 | B2 |
8934259 | Bower et al. | Jan 2015 | B2 |
20010029088 | Odajima et al. | Oct 2001 | A1 |
20020022308 | Ahn et al. | Feb 2002 | A1 |
20020076848 | Spooner et al. | Jun 2002 | A1 |
20020168671 | Burns et al. | Nov 2002 | A1 |
20020172969 | Burns et al. | Nov 2002 | A1 |
20030022474 | Grover et al. | Jan 2003 | A1 |
20030177633 | Haji et al. | Sep 2003 | A1 |
20040056307 | Cho et al. | Mar 2004 | A1 |
20040124490 | Bohr et al. | Jul 2004 | A1 |
20040161943 | Ren et al. | Aug 2004 | A1 |
20070166851 | Tran et al. | Jul 2007 | A1 |
20080023841 | Nakasato et al. | Jan 2008 | A1 |
20080048520 | Gulvin et al. | Feb 2008 | A1 |
20080163481 | Shida et al. | Jul 2008 | A1 |
20080280069 | Parce et al. | Nov 2008 | A1 |
20090068774 | Slater et al. | Mar 2009 | A1 |
20090090693 | Wang | Apr 2009 | A1 |
20090218642 | Miller et al. | Sep 2009 | A1 |
20090314991 | Cho et al. | Dec 2009 | A1 |
20100039747 | Sansoni et al. | Feb 2010 | A1 |
20100046134 | Mizuno et al. | Feb 2010 | A1 |
20100142114 | Purohit et al. | Jun 2010 | A1 |
20100149720 | Fujisawa et al. | Jun 2010 | A1 |
20100188794 | Park et al. | Jul 2010 | A1 |
20100248484 | Bower et al. | Sep 2010 | A1 |
20110003410 | Tsay et al. | Jan 2011 | A1 |
20110121462 | Kim | May 2011 | A1 |
20120064642 | Huang et al. | Mar 2012 | A1 |
20120134065 | Furuya et al. | May 2012 | A1 |
20130285086 | Hu et al. | Oct 2013 | A1 |
20130300812 | Bibl et al. | Nov 2013 | A1 |
20130316529 | Golda et al. | Nov 2013 | A1 |
20140373898 | Rogers et al. | Dec 2014 | A1 |
Number | Date | Country |
---|---|---|
3406207 | May 1999 | JP |
2004-079745 | Mar 2004 | JP |
2006-0148602 | Jun 2006 | JP |
10-2002-0022557 | Mar 2002 | KR |
10-2004-0030610 | Apr 2004 | KR |
10-0800825 | Jan 2008 | KR |
10-2011-0075451 | Jul 2011 | MP |
WO 2011123285 | Oct 2011 | WO |
Entry |
---|
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 14/221,071 mailed Feb. 9, 2015. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 14/694,808 mailed May 20, 2015. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 13/710,442 mailed Feb. 9, 2015. |
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 13/543,680 mailed Sep. 16, 2013. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 13/828,117 mailed Sep. 11, 2013. |
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 13/481,615 mailed Jan. 20, 2015. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 13/481,615 mailed Aug. 20, 2014. |
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 14/063,963 mailed Jan. 2, 2014. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 14/221,071 mailed Aug. 20, 2014. |
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 13/828,117 mailed Nov. 7, 2013. |
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 14/173,693 mailed Nov. 28, 2014. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 14/173,693 mailed Aug. 11, 2014. |
Asano, Kazutoshi, et al., “Fundamental Study of an Electrostatic Chuck for Silicon Wafer Handling” IEEE Transactions on Industry Applications, vol. 38, No. 3, May/Jun. 2002, pp. 840-845. |
Bower, C.A., et al., “Active-Matrix OLED Display Backplanes Using Transfer-Printed Microscale Integrated Circuits”, IEEE, 2010 Electronic Components and Technology Conference, pp. 1339-1343. |
“Characteristics of electrostatic Chuck(ESC)” Advanced Materials Research Group, New Technology Research Laborotory, 2000, pp. 51-53 accessed at http://www.socnb.com/report/ptech—e/2000p51—e.pdf. |
Guerre, Roland, et al, “Selective Transfer Technology for Microdevice Distribution” Journal of Microelectromechanical Systems, vol. 17, No. 1, Feb. 2008, pp. 157-165. |
Han, Min-Koo, “AM backplane for AMOLED” Proc. of ASID '06, Oct. 8-12, New Delhi, pp. 53-58. |
Harris, Jonathan H., “Sintered Aluminum Nitride Ceramics for High-Power Electronic Applications” Journal of the Minerals, Metals and Materials Society, vol. 50, No. 6, Jun. 1998, p. 56. |
Horwitz, Chris M., “Electrostatic Chucks: Frequently Asked Questions” Electrogrip, 2006, 10 pgs, accessed at www.electrogrip.com. |
Hossick-Schott, Joachim, “Prospects for the ultimate energy density of oxide-based capacitor anodes” Medtronic Energy and Components Center, 10 pgs. |
Lee, San Youl, et al., “Wafer-level fabrication of GAN-based vertical light-emitting diodes using a multi-functional bonding material system” Semicond. Sci. Technol. 24, 2009, 4 pgs. |
“Major Research Thrust: Epitaxial Layer Transfer by Laser Lift-off” Purdue University, Heterogeneous Integration Research Group, accessed at https://engineering.purdue.edu/HetInt/project—epitaxial—layer—transfer—llo.htm, last updated Aug. 2003. |
Mei, Zequn, et al., “Low—Temperature Solders” Hewlett-Packard Journal, Article 10, Aug. 1996, pp. 1-10. |
Mercado, Lei, L., et al., “A Mechanical Approach to Overcome RF MEMS Switch Stiction Problem” 2003 Electronic Components and Technology Conference, pp. 377-384. |
Miskys, Claudio R., et al., “Freestanding GaN-substrates and devices” phys. Stat. sol. © 0, No. 6, 2003, pp. 1627-1650. |
“Principles of Electrostatic Chucks: 1—Techniques for High Performance Grip and Release” ElectroGrip, Principles1 rev3 May 2006, 2 pgs, accessed at www.electrogrip.com. |
Steigerwald, Daniel, et al., “III-V Nitride Semiconductors for High-Perfromance Blue and Green Light-Emitting Devices” article appears in journal JOM 49 (9) 1997, pp. 18-23. Article accessed Nov. 2, 2011 at http://www.tms.org/pubs/journals/jom/9709/setigerwald-9709.html, 12 pgs. |
Widas, Robert, “Electrostatic Substrate Clamping for Next Generation Semiconductor Devices” Apr. 21, 1999, 4 pgs. |
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 13/481,592 mailed Dec. 7, 2012. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 13/481,592 mailed Aug. 15, 2012. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 13/543,675 mailed Sep. 24, 2012. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 13/543,684 mailed Sep. 24, 2012. |
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 13/543,690 mailed Oct. 22, 2012. |
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 13/543,675 mailed Jan. 8, 2013. |
LuxVue Technology Corporation Notice of Allowance for U.S. Appl. No. 13/543,684 mailed Jan. 11, 2013. |
LuxVue Technology Corporation Office Action for U.S. Appl. No. 14/681,707 mailed Jun. 15, 2015. |
Number | Date | Country | |
---|---|---|---|
20140158415 A1 | Jun 2014 | US |