Claims
- 1. A microdisplay system for displaying image data, comprising:
a microdisplay having an array of pixels switchable between different display states, the microdisplay residing on a semiconductor substrate; and a digital interface device also residing on said semiconductor substrate, the interface device accepting image data in a first format and providing the image data to the pixels of the microdisplay in a second format, the first format being a standard video signal.
- 2. A microdisplay system as defined in claim 1, wherein the microdisplay displays image data by sequentially displaying fields of a first color, a second color, and a third color.
- 3. A microdisplay system as defined in claim 1, wherein the first format includes RGB data for a pixel, followed by RGB data for a second pixel, and continuing in sequence until an entire row of RGB pixel data has been provided, followed by another row of RGB pixel data.
- 4. A microdisplay system as defined in claim 1, wherein the second format includes sequential fields of a first color, a second color, and a third color.
- 5. A microdisplay system as defined in claim 1, wherein the digital interface device converts RGB data to a data format having a luminance component and at least two chroma components.
- 6. A microdisplay system as defined in claim 5, wherein the microdisplay includes memory cells resident therein to store the image data in the data format having a luminance component and at least two chroma components.
- 7. A microdisplay system as defined in claim 6, wherein luminance data is stored for every individual pixel and chroma data is stored for groups of a plurality of pixels.
- 8. A microdisplay system as defined in claim 7, wherein each group of pixels includes four pixels.
- 9. A microdisplay system as defined in claim 8, wherein the pixels in the microdisplay are arranged in a plurality of rows and columns, and each group of four pixels includes two adjacent pixels in a particular row and two adjacent pixels in an adjacent row, so that two of the pixels are in one column and two of the pixels are in an adjacent column.
- 10. A microdisplay system as defined in claim 1, wherein the microdisplay includes memory cells for storing image data to be displayed, the memory cells being distributed throughout the microdisplay.
- 11. A microdisplay system as defined in claim 10, wherein the distributed memory cells are not necessarily located in or adjacent to any particular pixel.
- 12. A microdisplay system as defined in claim 10, wherein the distributed memory cells are co-located with the pixel array but are not physically associated with particular pixels in the pixel array.
- 13. A microdisplay system as defined in claim 12, wherein each pixel includes a reflective pixel electrode and the reflective pixel electrodes lie in a first plane, and wherein the distributed memory cells lie in a second plane that is and parallel to the first plane, and further wherein the orthogonal projection onto the second plane of at least some of the reflective pixel electrodes covers memory cells that store image information for other reflective pixel electrodes.
- 14. A microdisplay system as defined in claim 1, further including an illuminator and beam splitter assembly that attaches to the semiconductor substrate.
- 15. A microdisplay system as defined in claim 1, wherein the microdisplay includes dual memory buffers for storing two consecutive frames of image data for each pixel.
- 16. A microdisplay system for displaying image data, comprising:
a microdisplay having an array of pixels switchable between different display states, the microdisplay residing on a semiconductor substrate; and a digital interface device also residing on said semiconductor substrate, the interface device accepting image data in a first format and providing the image data to the pixels of the microdisplay in a second format; wherein the microdisplay includes memory cells for storing image data to be displayed, the memory cells being low power SRAM.
- 17. A microdisplay system as defined in claim 16, wherein the image data is read from the low power SRAM with voltage mode sense amplifiers.
- 18. A microdisplay system as defined in claim 17, wherein the voltage mode sense amplifiers include a fast precision comparator.
- 19. A microdisplay system for displaying image data, comprising:
a microdisplay having an array of pixels switchable between different display states, the microdisplay residing on a semiconductor substrate; and a digital interface device also residing on said semiconductor substrate, the interface device accepting image data in a first format and providing the image data to the pixels of the microdisplay in a second format; wherein each pixel of the microdisplay includes a pixel electrode and the pixel also includes circuitry to allow a pixel voltage supply to be used to supply a voltage to selected pixel electrodes with a magnitude that is different from a voltage supplied by a logic voltage supply used to drive the remainder of the microdisplay.
- 20. A microdisplay system as defined in claim 19, wherein the pixel voltage supply can be controlled to supply voltage of a magnitude less than, equal to, or greater than the logic voltage supply.
- 21. A microdisplay system as defined in claim 19, wherein the pixel voltage supply can be controlled to supply a variable voltage in order to compensate for one or more environmental conditions.
- 22. A microdisplay system as defined in claim 21, wherein one environmental condition compensated for by varying the pixel voltage supply is the temperature of the microdisplay.
- 23. A microdisplay system as defined in claim 22, wherein the temperature of the microdisplay is sensed electronically on the microdisplay.
- 24. A microdisplay system as defined in claim 23, wherein the temperature is sensed electronically by sensing the voltage drop across one or more diodes.
- 25. A microdisplay system for displaying image data, comprising:
a microdisplay having an array of pixels switchable between different display states, the microdisplay residing on a semiconductor substrate; a digital interface device also residing on said semiconductor substrate, the interface device accepting image data in a first format and providing the image data to the pixels of the microdisplay in a second format; and a non-volatile memory associated with the microdisplay that stores information specific to that particular microdisplay system so that the microdisplay can access the stored information and, based thereon, enhance the quality of images displayed by the microdisplay system.
- 26. A microdisplay system as defined in claim 25, wherein the non-volatile memory includes EEPROM.
- 27. A microdisplay system for displaying image data, comprising:
a microdisplay having an array of pixels switchable between different display states, the microdisplay residing on a semiconductor substrate; and a digital interface device also residing on said semiconductor substrate, the interface device accepting image data in a first format and providing the image data to the pixels of the microdisplay in a second format; wherein the array of pixels in the microdisplay is arranged in a rows and a first portion of the rows are in one group and a second portion of the rows are in a second group, and further wherein the pixels of one of the first and second group are updated with image information from a top row to a bottom row while the pixels of the other of the first and second group are updated with image information from a bottom row to a top row.
- 28. A microdisplay system as defined in claim 27, wherein the one of the first and second group that has its pixels updated with image information from a top row to a bottom row alternates on successive frames between the first and the second group.
- 29. A microdisplay system for displaying image data, comprising:
a microdisplay having an array of pixels switchable between different display states, the microdisplay residing on a semiconductor substrate; and a digital interface device also residing on said semiconductor substrate, the interface device accepting image data in a first format and providing the image data to the pixels of the microdisplay in a second format; wherein the microdisplay includes centralized timing circuitry, that services a plurality of pixels, where a comparison is made between a ramp counter signal and a desired pixel value for each pixel of the plurality of pixels and based thereon a separate pixel state signal for each pixel is sent to each pixel.
- 30. A microdisplay system as defined in claim 29, wherein there is a plurality of sets of the centralized timing circuitry, one for every N columns of pixels.
- 31. A microdisplay system for displaying image data, comprising:
a spatial light modulator having an array of pixels switchable between different light modulating states, the spatial light modulator residing on a semiconductor substrate; and a digital interface device also residing on said semiconductor substrate, the interface device accepting image data in a first format and providing the image data to the pixels of the spatial light modulator in a second format; wherein the spatial light modulator includes memory cells for storing image data to be displayed, the memory cells being distributed throughout the spatial light modulator, wherein the distributed memory cells are co-located with the pixel array but are not physically associated with particular pixels in the pixel array, and further wherein each pixel includes a reflective pixel electrode and the reflective pixel electrodes lie in a first plane, and wherein the distributed memory cells lie in a second plane that is and parallel to the first plane, and further wherein the orthogonal projection onto the second plane of at least some of the reflective pixel electrodes covers memory cells that store image information for other reflective pixel electrodes.
- 32. A method of producing an image having color and gray scale, comprising:
providing an array of picture elements and an array of data storage elements integrated together; receiving image data including some number of bits for each pixel; storing in the data storage array a number of bits for each pixel that is less than the number of bits received for that pixel, thereby creating a stored image; displaying the stored image on the pixel array by displaying for each pixel a number of bits greater than the number of bits stored for that pixel.
- 33. A method as defined in claim 32, wherein displaying the stored images includes sequentially displaying different color fields on the same array of picture elements.
- 34. A method as defined in claim 32, further including:
providing a plurality of storage arrays; selecting which storage array receives each received image; and selecting which stored image to display.
- 35. A method-as defined in claim 32, wherein a portion of the bits of the data stored includes information for more than one pixel.
- 36. A method as defined in claim 35, wherein luminance information is stored for each pixel and chroma information is stored for groups of pixels.
- 37. A microdisplay system for displaying image data, comprising:
a microdisplay having an array of pixels switchable between different display states, the microdisplay residing on a semiconductor substrate, each pixel having circuitry in and circuitry operatively associated therewith, the circuitry in and operatively associated with each pixel including a plurality of transistors, there being less than 700 transistors in this circuitry; and a digital interface device also residing on said semiconductor substrate, the interface device accepting image data in a first format and providing the image data to the pixels of the microdisplay in a second format.
- 38. A microdisplay system as defined in claim 37, wherein there are less than 600 transistors in this circuitry.
- 39. A microdisplay system as defined in claim 37, wherein there are less than 500 transistors in this circuitry.
- 40. A microdisplay system as defined in claim 37, wherein there are less than 400 transistors in this circuitry.
- 41. A microdisplay system as defined in claim 37, wherein there are less than 300 transistors in this circuitry.
- 42. A microdisplay system as defined in claim 37, wherein there are less than 200 transistors in this circuitry.
- 43. A microdisplay system as defined in claim 37, wherein there are less than 160 transistors in this circuitry.
- 44. A microdisplay system as defined in claim 37, wherein there are less than 150 transistors in this circuitry.
- 45. A microdisplay system as defined in claim 37, wherein there are less than 140 transistors in this circuitry.
- 46. A microdisplay system as defined in claim 37, wherein there are less than 135 transistors in this circuitry.
- 47. A microdisplay system for displaying image data, comprising:
a microdisplay having an array of pixels switchable between different display states, the microdisplay residing on a semiconductor substrate, each pixel having a display surface, each pixel having at least one memory register operatively associated therewith that contains information relating to the future display state of the pixel; and a digital interface device also residing on said semiconductor substrate, the interface device accepting image data in a first format and providing the image data to the pixels of the microdisplay in a second format; wherein the surface area on the silicon substrate consumed by each pixel and the at least one memory register operatively associated with that pixel is less than 1000 square microns.
- 48. A microdisplay system as defined in claim 47, wherein the consumed surface area is less than 700 square microns.
- 49. A microdisplay system as defined in claim 47, wherein the consumed surface area is less than 335 square microns.
- 50. A microdisplay system as defined in claim 47, wherein the consumed surface area is less than 305 square microns.
- 51. A microdisplay system as defined in claim 47, wherein the consumed surface area is less than 300 square microns.
- 52. A microdisplay system as defined in claim 47, wherein at least some of the memory registers operatively associated with each pixel are not physically located within the pixel.
- 53. A microdisplay system as defined in claim 52, wherein the pixel array lies in a first plane and wherein the memory registers are physically located in a second plane that is generally parallel to and beneath the first plane and wherein the pixel array overlies a majority of the memory registers.
- 54. A microdisplay system as defined in claim 47, wherein there are spare memory registers available for use by the microdisplay system once it has been determined that one or more memory registers is defective.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority from U.S. Provisional Patent Application No. 60/465,364 filed Apr. 24, 2003, entitled “Microdisplay and Interface on a Single Chip”, the contents of which are incorporated herein by reference.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60465364 |
Apr 2003 |
US |