The devices disclosed in this document relate to microphone biasing circuits and, more particularly, to microphone biasing circuits having a high acoustical overload point.
Microphones are transducers that convert sound into an electrical signal. Microphones are used in a multitude of different applications, such as sound recording, telephones, hearing aids, and various sensor systems. Microphones generally operate most accurately within a particular range of sound levels, depending on a sensitivity and configuration of the microphone. In very loud sound environments, the output signal of the microphone will often become distorted. Particularly, essentially any microphone will have an acoustical overload point (AOP), which is a level of sound at which the microphone can no longer effectively distinguish between the actual sound signal and noise/distortion. For example, the AOP may be defined as the sound pressure level at which distortion in the output signal reaches 10%.
Some types of microphones, such as condenser microphones and capacitive MEMS (microelectromechanical systems) microphones, require a DC bias voltage in order to operate. MEMS microphones additionally require a very high resistance to establish proper DC biasing. This resistance is on the order of few 100's of Giga Ohms.
One disadvantage of the circuit 1 is that the sensed voltage at the node 40 often has an undesired DC offset. Particularly, due to parasitic resistance Rparasitic of the microphone 10, a small leakage current flows from the node 50 to the node 40, through the microphone 10. The leakage current then flows from the node 40 to ground, through the diodes 20, 30. As a result of the leakage current, the sensed voltage may have a shifted DC offset. For example, the DC offset for the sensed voltage may shift slightly by approximately 300 mV.
Another disadvantage of the circuit 1 is that, at high signal levels, the diodes 20, 30 will clip the sensed voltage, which greatly reduces the AOP of the circuit. Particularly, each of the diodes 20, 30 has a forward voltage VF (e.g., 700 mV) at which it will turn on. At high signal levels, the diodes 20, 30 start to turn on, which distorts the sensed voltage. When the sensed voltage falls below −VF, the diode 20 will turn on and clip the sensed voltage. Similarly, when the sensed voltage rises above +VF, then the diode 30 will turn on and clip the sensed voltage.
One configuration that can reduce the distortion effect includes arranging series stacks of the diodes 20, 30 to provide more headroom for the sensed voltage. This modification increases the AOP of the microphone circuit, but has disadvantages. Particularly, this configuration provides reduced effectiveness at higher temperatures (due to a reduction of forward voltage VF at higher temperatures) and may cause tones in the output signal at normal operation. Another configuration that can increases the AOP of the microphone circuit includes a microphone 10 that is configured with reduced sensitivity. The circuit employs electronic gain to compensate for the reduced sensitivity of the microphone. However, this configuration has the disadvantage of consuming more power. A further configuration that can increase the AOP of the microphone circuit is one in which the gain of the microphone is reduced when high sound levels are detected. However, this configuration has the disadvantage of creating acoustical artifacts, such as clicks and pops, in the output signal. Yet another configuration that can increase the AOP of the microphone circuit is one in which the microphone has multiple membranes with differing sensitivity. The circuit switches between multiple membranes depending on sound levels. However, this configuration also has the disadvantage of creating acoustical artifacts in the output signal.
Accordingly, what is needed is a microphone biasing circuit that achieves a high AOP with high energy efficiency and without introducing acoustical artifacts into the output signal.
A microphone biasing circuit is disclosed. The microphone biasing circuit comprises a microphone having a first terminal connected to a first node and a second terminal connected to a first DC bias voltage, the microphone being configured to provide a sensed voltage at the first node in response to sound; a first diode and a second diode, each connected between the first node and a second node, the first diode and the second diode being connected antiparallel with one another, the second node having a second DC bias voltage that is coupled to the first node via the first diode and the second diode; a first amplifier having an input connected to the first node and an output connected to a third node, the first amplifier being configured to provide an output voltage to the third node based on the sensed voltage at the first node; and a first feedback path connected from the third node to the second node. The first feedback path comprises at least one element arranged in the first feedback path and configured to couple alternating components of the output voltage at the third node to the second node.
The foregoing aspects and other features of a microphone circuit are explained in the following description, taken in connection with the accompanying drawings.
For the purposes of promoting an understanding of the principles of the disclosure, reference will now be made to the embodiments illustrated in the drawings and described in the following written specification. It is understood that no limitation to the scope of the disclosure is thereby intended. It is further understood that the present disclosure includes any alterations and modifications to the illustrated embodiments and includes further applications of the principles of the disclosure as would normally occur to one skilled in the art which this disclosure pertains.
The microphone circuit 100 includes a charge pump 105 configured to provide a predetermined DC bias voltage VDC. The circuit 100 includes diodes 125 and 135 which are coupled antiparallel to one another between the charge pump 105 and a node 150. The diodes 125 and 135 operate to couple the predetermined DC bias voltage VDC from the charge pump 105 to the node 150. In one embodiment, the predetermined DC bias voltage VDC is 20 V. A capacitor 160 is connected between the node 150 and a fixed common voltage, which may be ground.
The circuit 100 includes diodes 120 and 130 which are coupled antiparallel to one another between a node 145 and the node 140. The diodes 120 and 130 operate to couple a DC voltage at the node 145 to the node 140. The circuit 100 further includes a pre-amplifier 170 having an input connected to the node 140 and configured to provide an output signal Vout at an output node 180 based on the sensed voltage Vsense at the node 140. In one embodiment, the pre-amplifier 170 operates as a voltage buffer having unity gain, high input impedance, and low output impedance.
The circuit 100 avoids the problem of signal clipping at high signal levels by ensuring that the diodes 120, 130 do not experience any substantial voltage across their terminals. To accomplish this, the circuit 100 includes a feedback path 190 connected between from the output node 180 to the node 145. In one embodiment, the feedback path 190 includes a capacitor 195 configured to couple the alternating components of the output voltage Vout at the output node 180 to the node 145. In other embodiments, the feedback path 190 may include some other kind of high-pass or band-pass filter configured to couple the relevant alternating components of the output voltage Vout to the node 145. In this way, the alternating voltages at the node 145 will mirror the alternating voltages induced by the microphone 110 at the node 140. Accordingly, the AC voltage difference across the diodes 120, 130 is essentially zero. As a result, the diodes 120, 130 do not turn on and, therefore, do not distort the sensed voltage Vsense at the node 140.
In one embodiment, the feedback path 190 further includes a capacitance multiplier (not shown) configured to make the capacitor 190 function like a larger capacitor. The capacitor 190 in combination with the capacitance multiplier can essentially operate as a capacitance and can simply by modeled as a capacitance. In one embodiment, the capacitance multiplier is an active circuit comprising a transistor or operational amplifier, a supply voltage, and resistors arranged in a known manner.
Finally, the circuit 100 includes a resistance 155 connected between a node 185 and the node 145. The node 185 is connected to a corrective DC bias voltage Vbias. The value of the DC bias voltage Vbias at the node 185 can be selected to counteract the undesired DC shift from the desired DC bias point at the node 140 due to leakage currents (e.g, Vbias may be selected as −300 mV). In some embodiments, the desired DC bias point at the node 140 depends on the type of pre-amplifier 170 that is used. For example, the desired DC bias point at the node 140 may be 0 V or may be a supply voltage level of the pre-amplifier 170, such as 1.8 V.
In some embodiments, the resistance 155 is simply implemented by a linear resistor. However, the resistance 155 generally must have a very high resistance and a sufficient linear resistor may be quite large.
In practical implementations of the microphone circuits described herein, the sensed voltage Vsense at the node 140, which is input into the pre-amplifier 170, may be DC shifted slightly from a desired DC bias point to leakage currents flowing through the microphone 110 and/or the diodes 120, 130. The DC bias voltage Vbias can be selected to counteract the undesired DC shift at the node 140. In some embodiments, the DC bias voltage Vbias is provided by means of an offset correction feedback loop.
In some embodiments, the offset correction circuit 320 includes an integrator circuit and/or a low pass filter circuit. In the embodiment shown, the offset correction circuit 320 includes a resistor 322 and a capacitor 324 connected in parallel with one another between the output node 180 and a node 326. The node 326 is connected to an inverting input of an operational amplifier 328 of the offset correction circuit 320. A non-inverting input of the operational amplifier 328 is connected to a target voltage representing the desired DC bias point. The output of the operational amplifier 328 is connected to the input node 185. The offset correction circuit 320 further includes a capacitor 330 connected between the output of the operational amplifier 328 and the inverting input of the operational amplifier 328. Finally, a capacitor 332 is connected between the input node 185 and the node 145, in parallel with the resistance 155.
The offset correction circuit 420 includes an analog-to-digital converter (ADC) 422 connected to the output node 180 and configured to digitize the output signal at the output node 180 to provide a digital feedback signal. The offset correction circuit 420 further includes a digital-to-analog converter (DAC) 426 connected to the node 185 and configured to convert the digital feedback signal back to an analog voltage for biasing the microphone 110. In one embodiment, the ADC 422 provides a digital output Vout-d. In one embodiment, the ADC 422 is a delta-sigma based converter, which may comprise a delta-sigma modulator and a digital filter. In one embodiment, the DAC 426 is a delta-sigma based converter, which may comprise a delta-sigma modulator and an analog filter.
In one embodiment, the offset correction circuit 420 includes an anti-aliasing filter 424 is connected between the output node 180 and the ADC 422. The anti-aliasing filter 424 is configured constrain the bandwidth of the output signal to prevent aliasing when digitized by the ADC 422. Particularly, the anti-aliasing filter 424 is at least configured to remove or attenuate alternating components from the output signal that have frequencies greater than half the sampling rate of the ADC 422.
The offset correction circuit 420 includes at least one digital filter 428 connected between the output of the ADC 422 and the input of the DAC 426. The digital filter 428 is configured to adjust or correct the DC offset present in the sensed voltage Vsense at the node 140, such that it is equal to a desired DC bias point. In one embodiment, the digital filter 428 includes an integration path and a proportional path. In some embodiments, the desired DC bias point for the sensed voltage Vsense depends on the type of pre-amplifier 170 that is used. In at least one embodiment, the desired DC bias point is equal to zero. In another embodiment, the desired DC bias point is equal to a supply voltage for the pre-amplifier 170, such as 1.8 V.
In one embodiment, the offset correction circuit 420 further includes a digital controller 430 is connected between the output of digital filter 428 and the input of the DAC 426. In one embodiment, the controller 430 is configured to measure operating points and other performance metrics for the digital feedback loop. In one embodiment, the controller 430 serves to stabilize the feedback loop and is configured to adjust or correct the DC offset present in the sensed voltage Vsense at the node 140, such that it is equal to a desired DC bias point. In one embodiment, the controller 430 is configured to operate in conjunction with the digital filter 428 to correct the DC offset.
In some embodiments having a delta-sigma based ADC 422 and/or DAC 426, the distortion performance of the ADC 422 and/or DAC 426 can be affected by the DC offset in the signal at the output node 180. In one embodiment, the offset correction circuit 420 further includes an adder element 432 is connected between the output of the ADC 422 and the input of the DAC 426. In one embodiment, the adder element 432 is connected between output of the ADC 422 and the input of the digital filter 428. In another embodiment, the adder element 432 is connected between output of the digital filter 428 and the input of the DAC 426. The adder element 432 is connected to an ADC tone controller 434 and configured to inject an output signal from the ADC tone controller 434 into the digital feedback signal prior to processing by the digital filter 428. The ADC tone controller 434 is configured to provide an offset signal that reduces a distortion in the ADC 422 and/or DAC 426.
In one embodiment, the offset correction circuit 420 further includes a startup accelerator 436 connected between the DAC 426 and the controller 430 and/or the digital filter 428. The startup accelerator 436 is configured to store predefined or measured startup values for digital feedback signal in memory, which serve as initial conditions during startup of the digital feedback loop. In this way, the digital feedback loop is able startup faster.
While the disclosure has been illustrated and described in detail in the drawings and foregoing description, the same should be considered as illustrative and not restrictive in character. It is understood that only the preferred embodiments have been presented and that all changes, modifications and further applications that come within the spirit of the disclosure are desired to be protected.
This application claims the benefit of priority of U.S. provisional application Ser. No. 62/459,813, filed on Feb. 16, 2017 the disclosure of which is herein incorporated by reference in its entirety.
Number | Date | Country | |
---|---|---|---|
62459813 | Feb 2017 | US |