Claims
- 1. A microprocessor unit including a first address bus having a plurality of conductors, a data bus, a register coupled between said address bus and said data bus, and control means for effecting transfers of digital information in said microprocessor unit, said microprocessor unit also including means comprising:
- a second address bus having a plurality of conductors;
- bus switching means responsive to said control means coupled between said first and second address buses for controllably electrically coupling said conductors of said first address bus to respective ones of said conductors of said second address bus;
- index register means coupled to said data bus, said first address bus, and said second address bus for storing digital information to be utilized in an indexed addressing mode of operation;
- first means responsive to said control means coupling said first address bus means to said index register means for controllably loading said index register means from said first address bus;
- second means responsive to said control means coupling said index register means to said second address bus for controllably transferring information representative of contents of said index register means to said second address bus.
- 2. The microprocessor unit as recited in claim 1 further including an accumulator register coupled between said data bus and said second address bus.
- 3. The microprocessor unit as recited in claim 2 further including an arithmetic logic unit responsive to said control means coupled between said second address bus and said data bus for performing arithmetic operations on information on said data bus and said second address bus.
- 4. The micoprocessor as recited in claim 3 wherein said register is a program counter.
Parent Case Info
This is a division, of application Ser. No. 519,150, filed Oct. 30, 1974.
US Referenced Citations (4)
Divisions (1)
|
Number |
Date |
Country |
Parent |
519150 |
Oct 1974 |
|