Claims
- 1. A semiconductor memory device, comprising:an NVRAM cell structure; a DRAM cell structure; and an SRAM cell structure; wherein said NVRAM cell structure, said DRAM cell structure, and said SRAM cell structure are on the same semiconductor-on-insulator substrate.
- 2. The semiconductor memory device according to claim 1, wherein said NVRAM cell structure includes a first floating gate, a second floating gate, an interconnection linking the first floating gate and the second floating gate, and a control gate on said second floating gate.
- 3. The semiconductor memory device according to claim 1, wherein said SRAM cell structure includes an NFET driver device, a PFET load device, an interconnection linking the gate of the driver device and the load device, and the body of the driver device.
- 4. The semiconductor memory device according to claim 3, wherein the load device is a thin film transistor device.
- 5. The semiconductor memory device according to claim 2, further comprising a polysilicon oxide disposed between said control gate and said floating gate and serving as a tunneling oxide.
- 6. The semiconductor memory device according to claim 2, wherein the surface of said second floating gate is roughened.
- 7. The semiconductor memory device according to claim 2, wherein a tunneling oxide is provided by a thin gate oxide deposited between said first said floating gate and said substrate.
- 8. The semiconductor memory device according to claim 1, wherein said DRAM cell structure includes a transfer gate device, a stack capacitor and a ground plate.
- 9. The semiconductor memory device according to claim 8, wherein the stack capacitor and the source of the transfer gate are linked by an interconnection stud.
Parent Case Info
This application is a continuation-in-part of application Ser. No. 09/159,470 filed Sep. 23, 1998 which is a division of application Ser. No. 08/824,702, filed Apr. 14, 1997, now U.S. Pat. No. 5,880,991, all commonly owned.
US Referenced Citations (25)
Foreign Referenced Citations (1)
Number |
Date |
Country |
1293569 |
Nov 1989 |
JP |
Non-Patent Literature Citations (4)
Entry |
Feb. 1999, Electronic Engineering; Field Programming—the Future: A Progress Report by Ron Neale. |
Thin Solid Films 270—(1995) 584-588 Ferroelectric non-volatile memories for low-voltage, low power applications, by R.E. Jones., Jr., et al. |
IEEE—1997—A High Stability Electrode Technology for Stacked SrBi2Ta2)9 Capacitors Applicable to Advanced Ferroelectric Memory by J. Kudo, et al. |
Advanced 0.5 um FRAM Device Technology With Full Compatibility of Half-Micron CMOS Logic Device IEEE 197 by Tatsuya Yamzaki, et al. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09/159470 |
Sep 1998 |
US |
Child |
09/387059 |
|
US |