Claims
- 1. A power amplifier comprising:
a plurality of transistors each having an input and an output, the transistors arranged in a folded configuration; a compensation network coupled to a shared input of a transistor pair; signal splitter circuitry for providing substantially in-phase signals to the transistors; and combiner circuitry for in-phase combining outputs of the transistors.
- 2. The power amplifier of claim 1 further comprising:
a first section comprising a plurality of transistors arranged in a folded configuration and; a second section having a plurality of transistors arranged in a folded configuration; and said amplifier having a folded configuration such that said second section is a mirrored image of said first section.
- 3. The power amplifier of claim 1 comprising field effect transistors (FETs).
- 4. The power amplifier of claim 3 wherein each of the FETs includes gate fingers in vertical alignment with another FET.
- 5. The power amplifier of claim I wherein said compensation network comprises a shunt capacitor.
- 6. The power amplifier of claim 1 wherein adjacent transistors share outputs.
- 7. The power amplifier of claim I comprising a multi-stage configuration of transistors.
- 8. The power amplifier of claim 7 wherein the signal splitter circuitry provides substantially in-phase signals to a final stage of the multi-stage configuration.
- 9. The power amplifier of claim 7 wherein the combiner circuitry provides for in-phase combining outputs of a final stage of the multi-stage configuration.
- 10. A MIMIC power amplifier comprising:
a plurality of sections with each of said sections having a plurality of FETs, said FETs arranged on a die in a folded FET configuration and said sections arranged on a die in a folded amp configuration such that at least two of said sections represent mirrored images of each other and such that at least two of said sections represent mirrored images of each other and such that there is a shared gate connection of at least two of the FETS; and a compensation network coupled to said shared gate connection.
- 11. The MIMIC power amplifier of claim 10 further comprising matching and combining circuitry.
- 12. The MIMIC power amplifier of claim 10 comprising one of a 1-mil, a 2-mil, a 4-mil, or a 8-mil die.
- 13. The MIMIC power amplifier of claim 10 wherein the die comprises a semiconductor material.
- 14. The MIMIC power amplifier of claim 10 wherein the die material is selected from the group consisting of gallium arsenide, gallium nitride, indium phosphide or silicon.
- 15. The MIMIC power amplifier of claim 10 wherein said compensation network comprises a shunt capacitor.
- 16. The MIMIC power amplifier of claim 10 wherein said plurality of FETs in each of said sections being arranged on the die so a gate and a drain of each FET is vertically aligned with a gate and a drain of another FET.
- 17. A method for power amplification comprising the steps of:
providing a plurality of FETs coupled to each other, the FETs having a gate, a drain, and a plurality of gate fingers where the gate fingers of one FET are vertically aligned with the gate fingers of an adjacent FET; receiving an in-phase signal at a gate of one of the FETs coupled to the gate of a second FET; outputting an in-phase signal from a drain of one of the FETs coupled to the drain of an another FET; combining the outputs from multiple coupled FETs to provide one output signal; and coupling a compensation network to said in phase signal coupled to a FET pair.
- 18. The method for power amplification of claim 17 further comprising the steps of:
arranging a plurality of FETs on a die to form a section; forming at least two sections of FETs in a folded amplifier configuration; supplying a substantially identical signal to each of said sections; amplifying said signal within each of said sections; and combining said amplified signal from each of said sections to provide one output signal.
- 19. The method of claim 17 wherein said step of coupling a compensation network comprises coupling a shunt capacitor.
- 20. The method of claim 19 further comprising coupling said compensation network to a shared via ground.
- 21. The method of claim 17 further comprising arranging said plurality of FETs on a semiconductor die selected from the group consisting of gallium arsenide, gallium nitride, indium phosphide or silicon.
- 22. The method of claim 17 further comprising arranging said plurality of FETs on a die selected from the group consisting of 1-mil, 2-mil, 4-mil or 8-mil.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application includes subject matter which is related to and claims priority from U.S. patent application Ser. No. 09/667,942 filed on Sep. 22, 2000 and Ser. No. 09/832,590 filed on Apr. 11, 2001.
Continuations (2)
|
Number |
Date |
Country |
| Parent |
09832590 |
Apr 2001 |
US |
| Child |
09961599 |
Sep 2001 |
US |
| Parent |
09667942 |
Sep 2000 |
US |
| Child |
09832590 |
Apr 2001 |
US |