Chen, Y.P. et al. (An algorithm for zero-skew clock tree routing with buffer insertion; IEEE, Mar. 14, 1996).* |
Kwang-Ting Cheng (Partial scan designs without using a separate scan clock; IEEE, May 3, 1995).* |
Leijten, J et al. (Analysis and reduction of glitches in synchronous networks; IEEE: European Design and Test Conference, Mar. 6-9, 1995).* |
Wei-Han Lien et al. (Wave-domino logic: theory and applications; IEEE, Feb. 1995).* |
Tekumalla et al. (Delay testing with clock control: an alternative to enhanced scan; IEEE, Nov. 1-6, 1997).* |
Barbagallo et al. (Scan insertion criteria for low design impact; IEEE, Apr. 28,-May 1, 1996).* |
Chih-Chang Lin et al. (Scan paths through functional logic; IEEE, May 5-8, 1996).* |
Chang, D et al. (Functional scan chain testing; IEEE, Feb. 23-26, 1998).* |
Olsen et al. (Probabilistic clock synchronization in large distributed systems; IEEE, Sep. 1994). |