1. Field of the Invention
The present invention relates to semiconductor device and also relates to a process of forming a semiconductor device.
2. Description of the Related Art
Known technique to form semiconductor device package requires substrate. The use of such substrate, however, is not preferable if need arises to reduce the dimension of the package.
Another known technique is to use a metal clip to receive a semiconductor chip before molding with a mold compound. This technique is disclosed in United States Pub. No. US 2001/0048116 A1, published Dec. 6, 2001.
Another known technique is to use an adhesive tape upon molding the semiconductor device with a mold compound. This technique is disclosed in JP-A H10-135271.
An object of the present invention is to provide a process of forming a semiconductor device without any substrate and any metal clip.
Another object of the present invention is to provide a semiconductor device without any substrate and any metal clip.
According to one exemplary implementation, there is provided a process of forming a semiconductor device, comprising:
placing a semiconductor chip and a wiring strip on a flat side of a base sheet,
the semiconductor chip having parallel first and second surfaces, the semiconductor chip having electrodes connected to the first surface, the electrodes all terminating in the plane of the flat side of the base sheet and adhesively connected to the flat side of the base sheet,
the wiring strip having one end portion connected to the second surface of the semiconductor chip and the opposite end portion terminating in the plane of the flat side of the base sheet and making adhesive surface-to-surface connection to the flat side of the base sheet;
filling gaps between the semiconductor chip, the wiring strip, and the base sheet with mold resin to lock the semiconductor chip and the wiring strip; and
removing the base sheet.
According to another exemplary implementation of the present invention, there is provided a semiconductor device, comprising:
a semiconductor chip having parallel first and second surfaces, the semiconductor chip having electrodes connected to the first surface;
a wiring strip having one end portion connected to the second surface of the semiconductor chip and the opposite end portion;
a mold resin filling gaps between the semiconductor chip and the wiring strip in a manner to expose the electrodes and the opposite end portion of the wiring strip.
Referring to the accompanying drawings, similar reference numerals are used throughout the figures to designate like or equivalent features.
Referring to
A mold resin 30 fills gaps between the semiconductor chip 12 and the wiring strip 20 to lock them. The mold resin 30 exposes the electrodes 18 and the opposite end portion 24 of the wiring strip 20. The electrodes 18 all and the opposite end portion 24 of the wiring strip 20 terminate in the plane of a flat surface 32 of the mold resin 30. This flat surface 32 of the mold resin 30 is a mount side of the semiconductor device 10.
Solder bump contacts 34 are formed at least on the electrodes. In the embodiment, the bump contacts 34 are formed also on the opposite end portion 24 of the wiring strip 20.
The wiring strip 20 has at least one cutout 36 cut inwardly into the opposite end portion 24 as shown in
The reference numeral 12 indicates a semiconductor chip of semiconductor chips produced out of wafer after dicing.
As shown in
Preferably, the base sheet 40 is provided with a frame for keeping semiconductor chips in a row.
The electrodes 18 all terminate in the plane of the flat side 38 of the base sheet 40 and adhesively connected to the flat side 38 of the base sheet 40. It is noted that the first surface 14 is spaced from the flat side 38 of the base sheet 40.
Referring to
As shown in
Referring to
Referring to
From the preceding description of the present invention, it is understood that the semiconductor chip 12 and wiring strip 20 are placed on the flat side 38 of the base sheet as shown in FIG 3B.
In the embodiment, as shown in
If desired, as shown in
The process steps of
From the preceding description, it is understood that a semiconductor package is formed without any substrate. The base sheet 40 can provide coplanar arrangement of the opposite end portion 24 of the wiring strip 20 with the electrodes 18 without relying on the use of a metal clip and a substrate.
While the present invention has been particularly described, in conjunction with exemplary embodiments, it is evident that many alternatives, modifications and variations will be apparent to those skilled in the art in light of the foregoing description. It is therefore contemplated that the appended claims will embrace any such alternatives, modifications and variations as falling within the true scope and spirit of the present invention.
This application claims the priority of Japanese Patent Application No. 2002-193825, filed Jul. 2, 2002, the disclosure of which is hereby incorporated by reference in its entirety.
Number | Date | Country | Kind |
---|---|---|---|
2002-193825 | Jul 2002 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
6025640 | Yagi et al. | Feb 2000 | A |
20010015486 | Kobayakawa | Aug 2001 | A1 |
20010048116 | Standing et al. | Dec 2001 | A1 |
20020056926 | Jung et al. | May 2002 | A1 |
20020121684 | Kobayakawa | Sep 2002 | A1 |
20040164395 | Kobayakawa | Aug 2004 | A1 |
Number | Date | Country |
---|---|---|
58-21360 | Feb 1983 | JP |
10-135271 | May 1998 | JP |
11-251360 | Sep 1999 | JP |
2000-114445 | Apr 2000 | JP |
2000-277542 | Oct 2000 | JP |
2001-68503 | Mar 2001 | JP |
2001-308116 | Nov 2001 | JP |
2002-110862 | Apr 2002 | JP |
2003-68962 | Mar 2003 | JP |
Number | Date | Country | |
---|---|---|---|
20040065953 A1 | Apr 2004 | US |