Claims
- 1. A multi-level logic flash memory cell comprising:
- a) a substrate having a floating gate channel area, a MONOS channel area, and a source area adjacent the floating gate channel area and a drain area adjacent the MONOS channel area;
- b) a tunnel oxide layer over said floating gate channel area and said MONOS channel area of said substrate;
- c) a poly floating gate electrode over said floating gate channel area;
- d) an ONO layer over said poly floating gate electrode and said tunnel oxide layer over said MONOS channel area;
- e) a control gate electrode over said ONO layer over said poly floating gate electrode and said MONOS channel area;
- f) shallow trench isolation regions in portions of said source and drain area in said substrate;
- g) a source region in said source area in said substrate adjacent to said floating gate channel area and under a portion of said poly floating gate electrode;
- h) a drain region in said drain area in said substrate adjacent to said MONOS channel area and under a portion of said ONO layer; said source and drain regions orientated in a first direction;
- i) an insulating layer over said control gate electrode over said MONOS channel area;
- j) a word line over said control gate electrode and said insulating layer; said word line oriented in a second direction perpendicular to said source and drain regions;
- k) said control gate electrode and said poly floating gate electrode forming a floating gate transistor over said floating gate channel area; and said ONO layer and said control gate electrode over said MONOS channel area forming a MONOS transistor over said MONOS channel area; and said multi-level logic flash memory cell comprised of said MONOS transistor and said floating gate transistor.
- 2. The multi-level logic flash memory cell of claim 1 wherein the program, erase and read voltages employed for memory operation of said multi-level logic flash memory cell device are as follows:
- ______________________________________programFloatingGate program MONOS Erase Read______________________________________Vg -4 V to -6 V -4 V to -6 V 15 to 20 V 3 to 5 VVD Floating 4 V to 6 V 0 V 1 to 2 VVS 8 to 10 V Floating 0 V 0 V______________________________________
- whereby operation of said a multi-level logic flash memory cell is controlled.
- 3. The multi-level logic flash memory cell of claim 1 wherein VT employed for memory operation of said device are as follows:
- ______________________________________ LogicVt States Q1 Q2______________________________________[Vt0] VT0 erased charged chargedVT1 0 1 charged No Charge[Vt2] VT2 1 0 No Charge Charge[Vt3] VT3 1 1 NO Charge No Charge______________________________________
- whereby operation of said multi-level logic flash memory cell is controlled.
- 4. A multi-level logic flash memory cell comprising:
- a) a substrate having a floating gate channel area, a MONOS channel area, and a source area adjacent the floating gate channel area and a drain area adjacent the MONOS channel area;
- b) a tunnel oxide layer over said floating gate channel area and said MONOS channel area of said substrate;
- c) a poly floating gate electrode over said floating gate channel area;
- d) an ONO layer over said poly floating gate electrode and said tunnel oxide layer over said MONOS channel area; said ONO layer comprised of: a lower oxide layer, a nitride layer and a top oxide layer;
- e) a control gate electrode over said ONO layer over said poly floating gate electrode and said MONOS channel area;
- f) shallow trench isolation regions in portions of said source and drain area in said substrate;
- g) a source region in said source area said substrate adjacent to said floating gate channel area and under a portion of said poly floating gate electrode;
- h) a drain region in said drain area in said substrate adjacent to said MONOS channel area and under a portion of said ONO layer; said source and drain regions orientated in a first direction;
- i) an insulating layer over said control gate electrode over said MONOS channel area;
- j) a word line over said control gate electrode and said insulating layer; said word line oriented in a second direction perpendicular to said source and drain regions;
- k) said control gate electrode and said poly floating gate electrode forming a floating gate transistor over said floating gate channel area; and said ONO layer and said control gate over said MONOS channel area forming a MONOS transistor over said MONOS channel area; and said multi-level logic flash memory cell comprised of said MONOS transistor and said floating gate transistor:
- wherein the VT employed for memory operation of said multi-level logic flash cell is controlled by the Charge on said floating gate electrode and on said nitride layer over said MONOS channel area.
- 5. The multi-level logic flash memory cell of claim 4 wherein VT employed for memory operation of said device are as follows:
- ______________________________________ LogicVt States Q1 Q2______________________________________VT0 erased charged chargedVT1 0 1 charged No ChargeVT2 1 0 No Charge ChargeVT3 1 1 NO Charge No Charge______________________________________
- whereby operation of said multi-level logic flash memory cell is controlled.
Parent Case Info
This a division of patent application Ser. No. 08/944,500, filing date Oct. 6, 1997 now U.S. Pat. No. 5,851,881, A Monos Flash Memory For Multi-Level Logic And Method Thereof, assigned to same assignee as the present invention.
US Referenced Citations (8)
Non-Patent Literature Citations (1)
Entry |
Nozaki et al, "A 1-Mb EEPROM With MONOS Memory Cell For Semiconductor Disk Application," IEEE Journal of Solid State Circuits, vol. 26, No. 4, Apr. 1991, p. 498. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
944500 |
Oct 1997 |
|