Claims
- 1. An MOS semiconductor device, which comprises:
- a semiconductor substrate of a first conductivity type;
- a source region of a second conductivity type, said source region being formed in said semiconductor substrate;
- a drain region of a second conductivity type, said drain region being formed in said semiconductor substrate;
- a short channel region disposed between said source and drain regions;
- a gate electrode deposited on the channel region through a gate insulation layer; and
- a buried solid insulating region formed in said substrate over at least a part of a bottom plane of the channel region wherein said channel region is integrally coupled with said semiconductor substrate.
- 2. The MOS semiconductor device according to claim 1, wherein the buried solid insulating region is formed over a bottom plane of the drain region and partly over the bottom plane of the channel region.
- 3. The MOS semiconductor device according to claim 1, wherein the buried solid insulating region is formed over a bottom plane of the source region and partly over the bottom plane of the channel region.
- 4. The MOS semiconductor device according to claim 1, wherein the buried insulating region comprises two buried insulating regions which are formed over bottom planes of the source and drain regions, respectively, and which partially extend over the bottom plane of the channel region.
- 5. The MOS semiconductor device according to claim 1, wherein the buried solid insulating region comprises a single insulating region partially extending over the bottom plane of the channel region.
- 6. The MOS semiconductor device according to claim 1, wherein the buried solid insulating region is formed of a plurality of insulating subregions which in total partially extend over the bottom plane of the channel region.
- 7. The MOS semiconductor device according to any one of claims 1 to 6, wherein a field insulating layer is deposited on the semiconductor substrate to surround the source, channel and drain regions.
- 8. The MOS semiconductor device according to claim 7, wherein a channel stopper region of the first conductivity type is formed below the field insulating layer.
Priority Claims (1)
Number |
Date |
Country |
Kind |
54-55870 |
May 1979 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 144,837, filed 4/29/80 now abandoned.
US Referenced Citations (2)
Continuations (1)
|
Number |
Date |
Country |
Parent |
144837 |
Apr 1980 |
|