MRAM diode array and access method

Information

  • Patent Grant
  • 8514605
  • Patent Number
    8,514,605
  • Date Filed
    Wednesday, September 12, 2012
    11 years ago
  • Date Issued
    Tuesday, August 20, 2013
    10 years ago
Abstract
A memory unit includes a magnetic tunnel junction data cell is electrically coupled to a bit line and a source line. The magnetic tunnel junction data cell is configured to switch between a high resistance state and a low resistance state by passing a write current through the magnetic tunnel junction data cell. A first diode is electrically between the magnetic tunnel junction data cell and the source line and a second diode is electrically between the magnetic tunnel junction data cell and the source line. The first diode and second diode are in parallel electrical connection, and having opposing forward bias directions. The memory unit is configured to be precharged to a specified precharge voltage level and the precharge voltage is less than a threshold voltage of the first diode and second diode.
Description
BACKGROUND

Fast growth of the computing and handheld/communication industry has generated exploding demand for high capacity nonvolatile solid-state data storage devices. It is believed that nonvolatile memories, especially flash memory, will replace DRAM to occupy the biggest share of memory market. However, flash memory has several drawbacks such as slow access speed (˜ms write and ˜50-100 ns read), limited endurance (˜103-104 programming cycles), and the integration difficulty in system-on-chip (SoC). Flash memory (NAND or NOR) also faces significant scaling problems at 32 nm node and beyond.


Magneto-resistive Random Access Memory (MRAM) is another promising candidate for future nonvolatile and universal memory. MRAM features non-volatility, fast writing/reading speed (<10 ns), almost unlimited programming endurance (>1015 cycles) and zero standby power. The basic component of MRAM is a magnetic tunneling junction (MTJ). Data storage is realized by switching the resistance of MTJ between a high-resistance state and a low-resistance state. MRAM switches the MTJ resistance by using a current induced magnetic field to switch the magnetization of MTJ. As the MTJ size shrinks, the switching magnetic field amplitude increases and the switching variation becomes severer. Hence, the incurred high power consumption limits the scaling of conventional MRAM.


Recently, a new write mechanism, which is based upon spin polarization current induced magnetization switching, was introduced to the MRAM design. This new MRAM design, called Spin-Transfer Torque RAM (STRAM), uses a (bidirectional) current through the MTJ to realize the resistance switching. Therefore, the switching mechanism of STRAM is constrained locally and STRAM is believed to have a better scaling property than the conventional MRAM.


However, a number of yield-limiting factors must be overcome before STRAM enters the production stage. One challenge is that the transistor utilized to provide the write switching current is sized to accommodate the larger switching current and this increase in size limits the scaling of the memory devices.


BRIEF SUMMARY

The present disclosure relates to MRAM memory. In particular, present disclosure relates to a spin-transfer torque memory that includes parallel and opposing diodes to assist in resistance state switching and method of writing and reading the spin-transfer torque memory.


One illustrative memory unit includes a magnetic tunnel junction data cell electrically coupled to a bit line and a source line. The magnetic tunnel junction data cell is configured to switch between a high resistance state and a low resistance state by passing a write current through the magnetic tunnel junction data cell. A first diode is electrically between the magnetic tunnel junction data cell and the source line and a second diode is electrically between the magnetic tunnel junction data cell and the source line. The first diode and second diode are in parallel electrical connection, and having opposing forward bias directions.


One illustrative method includes switching a magnetic tunnel junction data cell from a high resistance state to a low resistance state by passing a write current through the magnetic tunnel junction data cell in a first direction. The write current provided by a first diode is electrically coupled to the magnetic tunnel junction data cell and a source line. The method then includes switching the magnetic tunnel junction data cell from a low resistance state to a high resistance state by passing a write current through the magnetic tunnel junction data cell in a second direction opposing the first direction. The write current is provided by a second diode being electrically coupled to the magnetic tunnel junction data cell and a source line and in parallel electrical connection with the first diode.





BRIEF DESCRIPTION OF THE DRAWINGS

The disclosure may be more completely understood in consideration of the following detailed description of various embodiments of the disclosure in connection with the accompanying drawings, in which:



FIG. 1 is a cross-sectional schematic diagram of an illustrative magnetic tunnel junction memory cell in the low resistance state;



FIG. 2 is a cross-sectional schematic diagram of another magnetic tunnel junction memory cell in the high resistance state;



FIG. 3 is a graph of a static R-V (resistance-voltage) curve of a magnetic tunnel junction memory cell;



FIG. 4 is a schematic circuit diagram of a memory unit;



FIG. 5 is a schematic circuit diagram of writing a data state to a selected memory unit of a memory unit array;



FIG. 6 is a schematic circuit diagram of reading a selected memory unit of a memory unit array;



FIG. 7 is a schematic circuit diagram of writing a data state to selected memory units along a selected bit line of a memory unit array;



FIG. 8 is a flow diagram of an illustrative method of writing to a memory unit array; and



FIG. 9 is a flow diagram of an illustrative method of reading a memory unit array.





The figures are not necessarily to scale. Like numbers used in the figures refer to like components. However, it will be understood that the use of a number to refer to a component in a given figure is not intended to limit the component in another figure labeled with the same number.


DETAILED DESCRIPTION

In the following description, reference is made to the accompanying set of drawings that form a part hereof and in which are shown by way of illustration several specific embodiments. It is to be understood that other embodiments are contemplated and may be made without departing from the scope or spirit of the present disclosure. The following detailed description, therefore, is not to be taken in a limiting sense. The definitions provided herein are to facilitate understanding of certain terms used frequently herein and are not meant to limit the scope of the present disclosure.


Unless otherwise indicated, all numbers expressing feature sizes, amounts, and physical properties used in the specification and claims are to be understood as being modified in all instances by the term “about.” Accordingly, unless indicated to the contrary, the numerical parameters set forth in the foregoing specification and attached claims are approximations that can vary depending upon the desired properties sought to be obtained by those skilled in the art utilizing the teachings disclosed herein.


The recitation of numerical ranges by endpoints includes all numbers subsumed within that range (e.g. 1 to 5 includes 1, 1.5, 2, 2.75, 3, 3.80, 4, and 5) and any range within that range.


As used in this specification and the appended claims, the singular forms “a”, “an”, and “the” encompass embodiments having plural referents, unless the content clearly dictates otherwise. As used in this specification and the appended claims, the term “or” is generally employed in its sense including “and/or” unless the content clearly dictates otherwise.


The present disclosure relates to MRAM. In particular, present disclosure relates to a diode-based spin-transfer torque memory access method. The diodes provide high driving current for spin-transfer torque memory writing/reading with small area overhead and leakage power consumption. The corresponding data storage structure and the control scheme are also proposed for random data access. This construction and method provides high driving current for spin-transfer torque memory writing with small area overhead and leakage power consumption potentially. Instead of having three lines (word line, bit line and source line), only two lines are needed to select cell and write/read data to it (but two separate operations may be needed for values “0” and “1” respectively). The complexity of the corresponding control circuitry is low. While the present disclosure is not so limited, an appreciation of various aspects of the disclosure will be gained through a discussion of the examples provided below.



FIG. 1 is a cross-sectional schematic diagram of an illustrative magnetic tunnel junction data cell 10 in the low resistance state and FIG. 2 is a cross-sectional schematic diagram of another magnetic tunnel junction data cell 10 in the high resistance state. The magnetic tunnel junction data cell 10 includes a ferromagnetic free layer 12 and a ferromagnetic reference (i.e., pinned) layer 14. The ferromagnetic free layer 12 and a ferromagnetic reference layer 14 are separated by an oxide barrier layer 13 or tunnel barrier. A first electrode 15 is in electrical contact with the ferromagnetic free layer 12 and a second electrode 16 is in electrical contact with the ferromagnetic reference layer 14. The ferromagnetic layers 12, 14 may be made of any useful ferromagnetic (FM) alloys such as, for example, Fe, Co, Ni and the insulating barrier layer 13 may be made of an electrically insulating material such as, for example an oxide material (e.g., Al2O3 or MgO). Other suitable materials may also be used.


The electrodes 15, 16 electrically connect the ferromagnetic layers 12, 14 to a control circuit providing read and write currents through the ferromagnetic layers 12, 14. The resistance across the magnetic tunnel junction data cell 10 is determined by the relative orientation of the magnetization vectors or magnetization orientations of the ferromagnetic layers 12, 14. The magnetization direction of the ferromagnetic reference layer 14 is pinned in a predetermined direction while the magnetization direction of the ferromagnetic free layer 12 is free to rotate under the influence of a spin torque. Pinning of the ferromagnetic reference layer 14 may be achieved through, e.g., the use of exchange bias with an antiferromagnetically ordered material such as PtMn, IrMn and others.



FIG. 1 illustrates the magnetic tunnel junction data cell 10 in the low resistance state where the magnetization orientation of the ferromagnetic free layer 12 is parallel and in the same direction of the magnetization orientation of the ferromagnetic reference layer 14. This is termed the low resistance state or “0” data state. FIG. 2 illustrates the magnetic tunnel junction data cell 10 in the high resistance state where the magnetization orientation of the ferromagnetic free layer 12 is anti-parallel and in the opposite direction of the magnetization orientation of the ferromagnetic reference layer 14. This is termed the high resistance state or “1” data state.


Switching the resistance state and hence the data state of the magnetic tunnel junction data cell 10 via spin-transfer occurs when a current, passing through a magnetic layer of the magnetic tunnel junction data cell 10, becomes spin polarized and imparts a spin torque on the free layer 12 of the magnetic tunnel junction data cell 10. When a sufficient spin torque is applied to the free layer 12, the magnetization orientation of the free layer 12 can be switched between two opposite directions and accordingly the magnetic tunnel junction data cell 10 can be switched between the parallel state (i.e., low resistance state or “0” data state) and anti-parallel state (i.e., high resistance state or “1” data state) depending on the direction of the current.


The illustrative spin-transfer torque magnetic tunnel junction data cell 10 may be used to construct a memory device that includes multiple magnetic tunnel junction data cell where a data bit is stored in magnetic tunnel junction data cell by changing the relative magnetization state of the free magnetic layer 12 with respect to the pinned magnetic layer 14. The stored data bit can be read out by measuring the resistance of the cell which changes with the magnetization direction of the free layer relative to the pinned magnetic layer. In order for the spin-transfer torque magnetic tunnel junction data cell 10 to have the characteristics of a non-volatile random access memory, the free layer exhibits thermal stability against random fluctuations so that the orientation of the free layer is changed only when it is controlled to make such a change. This thermal stability can be achieved via the magnetic anisotropy using different methods, e.g., varying the bit size, shape, and crystalline anisotropy. Additional anisotropy can be obtained through magnetic coupling to other magnetic layers either through exchange or magnetic fields. Generally, the anisotropy causes a soft and hard axis to form in thin magnetic layers. The hard and soft axes are defined by the magnitude of the external energy, usually in the form of a magnetic field, needed to fully rotate (saturate) the direction of the magnetization in that direction, with the hard axis requiring a higher saturation magnetic field.



FIG. 3 is a graph of a static R-V sweep curve of a magnetic tunnel junction data cell. When applying a positive voltage on the second electrode 15 in FIG. 1 or 2, the MTJ 10 enters the positive applied voltage region in FIG. 3 and switches from the high resistance state (FIG. 2) to the low resistance state (FIG. 1). When applying a positive voltage on the first electrode 16 in FIG. 1 or 2, the magnetic tunnel junction data cell 10 enters the negative applied voltage region in FIG. 3. The resistance of the magnetic tunnel junction data cell switches from the low resistance state (FIG. 1) to the high resistance state (FIG. 2).


Let RH and RL denote the high and low magnet resistance, respectively. We define the Tunneling Magneto Resistance Ratio (TMR) as TMR=(RH−RL)/RL. Here RH, RL and TMR are determined by also the sensing current or voltage, as shown in FIG. 3. Generally, a large TMR makes it easier to distinguish the two resistance states of the magnetic tunnel junction data cell.



FIG. 4 is a schematic circuit diagram of a memory unit 20. The memory unit 20 includes a magnetic tunnel junction data cell MTJ electrically coupled to a bit line BL and a source line SL. The magnetic tunnel junction data cell MTJ is configured to switch between a high resistance state and a low resistance state by passing a write current through the magnetic tunnel junction data cell. A diode pair 30 is electrically between the MTJ and the source line SL. The diode pair 30 includes a first diode 32 in parallel electrical connection with a second diode 34. The first diode 32 and the second diode 34 have opposing forward bias directions. The first diode 32 allows current to flow in a first direction I1 and blocks or inhibits current flow in an opposing second direction. The second diode 34 allows current to flow in a second direction I2 and blocks or inhibits current flow in an opposing first direction. The diodes 32 and 34 can be any useful diode such as, for example, a p-n junction.


Thus for example, the first diode 32 can provide current to the magnetic tunnel junction data cell MTJ to switch the magnetic tunnel junction data cell MTJ from a high resistance state to a low resistance state and the second diode 34 provides current to the magnetic tunnel junction data cell MTJ to switch the magnetic tunnel junction data cell MTJ from a low resistance state to a high resistance state or vice versa.


The memory unit 20 does not include a transistor such as a NMOS transistor. Specifically the memory unit 20 does not include a transistor electrically between the bit line and the source line. Elimination of the transistor in the memory unit also eliminates a third electrical connection (e.g., word line). In addition, a NMOS (or PMOS) transistor needs to be large enough to provide the minimal driving current to the memory cell in both directions. Since the driving current across the transistor is asymmetric (current can be 4× greater than current in opposing direction), the transistor is oversized which reduces the density of a memory array utilizing the transistor design.



FIG. 5 is a schematic circuit diagram of writing a data state to a selected memory unit of a memory unit array 40. The memory array 40 includes a plurality of bit lines BL1, BL2, BL3 and a plurality of source lines SL1, SL2, SL3 intersecting with the plurality of bit lines BL1, BL2, BL3 and forming a cross-point array. While only three bit lines and three source lines are illustrated, it is understood that the memory unit array 40 can have any useful number of bit lines and source lines.


A memory unit 20 (as described above) is adjacent to at least selected cross-points of the cross-point array. The memory unit 20 includes a magnetic tunnel junction data cell MTJ electrically coupled to a bit line BL1, BL2, or BL3 and a source line SL1, SL2, or SL3. The magnetic tunnel junction data cell MTJ is configured to switch between a high resistance state and a low resistance state by passing a write current through the magnetic tunnel junction data cell, as described above.


A first diode 32 is electrically between the magnetic tunnel junction data cell MTJ and the source line (SL1 for the illustrated cross-point memory unit 20). A second diode 34 is electrically between the magnetic tunnel junction data cell MTJ and the source line (SL1 for the illustrated cross-point memory unit 20). The first diode 32 and the second diode 34 are in parallel electrically connection, and having opposing forward bias directions, as described above.



FIG. 5 also illustrates a writing access method. The bit lines BL1, BL2, BL3 and the source lines SL1, SL2, SL3 are precharged to a specified precharge voltage level. This specified precharge voltage level can be any useful level. In many embodiments, the specified precharge voltage level is in a range 40 to 60% of the write voltage level or Vdd, or about 50% of the write voltage level or Vdd. Here Vdd is set to 1.2V so the bit lines BL1, BL2, BL3 and the source lines SL1, SL2, SL3 are precharged to 0.6V.


Here the selected memory unit 20 to write to is located at the intersection of BL2 and SL2. Thus, a write voltage or Vdd of 1.2V is applied across the selected memory unit 20 in a first direction (to write a first resistance state). In this example, the 1.2 V is applied to the bit line BL2 and the source line SL2 is grounded. The precharge voltage is selected so that the voltage difference between any other (non-selected) two source lines or bit lines is always less than threshold voltage for the diode (in many embodiments the diode threshold voltage is greater than 0.6V for example). Therefore, current does not flow through any other diodes in the array 40. Switching the ground and Vdd provides current in a second direction (to write a second resistance state) opposing the first direction.



FIG. 6 is a schematic circuit diagram of reading a selected memory unit of a memory unit array 40. The memory array 40 includes a plurality of bit lines BL1, BL2, BL3 and a plurality of source lines SL1, SL2, SL3 intersecting with the plurality of bit lines BL1, BL2, BL3 and forming a cross-point array, as described above. While only three bit lines and three source lines are illustrated, it is understood that the memory unit array 40 can have any useful number of bit lines and source lines.


A memory unit 20 (as described above) is adjacent to at least selected cross-points of the cross-point array. The memory unit 20 includes a magnetic tunnel junction data cell MTJ electrically coupled to a bit line BL1, BL2, or BL3 and a source line SL1, SL2, or SL3. The magnetic tunnel junction data cell MTJ is configured to switch between a high resistance state and a low resistance state by passing a write current through the magnetic tunnel junction data cell, as described above.


A first diode 32 is electrically between the magnetic tunnel junction data cell MTJ and the source line (SL3 for the illustrated cross-point memory unit 20). A second diode 34 is electrically between the magnetic tunnel junction data cell MTJ and the source line (SL3 for the illustrated cross-point memory unit 20). The first diode 32 and the second diode 34 are in parallel electrically connection, and having opposing forward bias directions, as described above.



FIG. 6 also illustrates a reading access method. The bit lines BL1, BL2, BL3 and the source lines SL1, SL2, SL3 are precharged to a specified precharge voltage level. This specified precharge voltage level can be any useful level. In many embodiments, the specified precharge voltage level is in a range 40 to 60% of the write voltage level or Vdd, or about 50% of the write voltage level or Vdd. Here Vdd is set to 1.2V so the bit lines BL1, BL2, BL3 and the source lines SL1, SL2, SL3 are precharged to 0.6V.


Here the selected memory unit 20 to read to is located at the intersection of BL2 and SL2. Thus, a read voltage of 1.0V (being a level of less than the write voltage or Vdd of 1.2V) is applied across the selected memory unit 20. In this example, the 1.0 V is applied to the bit line BL2 and the source line SL2 is grounded. The precharge voltage is selected so that the voltage difference between any other (non-selected) two source lines or bit lines is always less than threshold voltage for the diode (in many embodiments the diode threshold voltage is greater than 0.6V for example). Therefore, current does not flow through any other diodes in the array 40.



FIG. 7 is a schematic circuit diagram of writing a data state to selected memory units along a single row of a memory unit array 40. The memory array 40 includes a plurality of bit lines BL1, BL2, BL3 and a plurality of source lines SL1, SL2, SL3 intersecting with the plurality of bit lines BL1, BL2, BL3 and forming a cross-point array. While only three bit lines and three source lines are illustrated, it is understood that the memory unit array 40 can have any useful number of bit lines and source lines.


A memory unit (as described above) is adjacent to at least selected cross-points of the cross-point array. The bit lines BL1, BL2, BL3 and the source lines SL1, SL2, SL3 are precharged to a specified precharge voltage level. This specified precharge voltage level can be any useful level. In many embodiments, the specified precharge voltage level is in a range 40 to 60% of the write voltage level or Vdd, or about 50% of the write voltage level or Vdd. Here Vdd is set to 1.2V so the bit lines BL1, BL2, BL3 and the source lines SL1, SL2, SL3 are precharged to 0.6V.


Here the selected memory units to write to are located along a single row or bit line BL2 and down two source lines SL1 and SL3. Thus, a write voltage or Vdd of 1.2V is applied across the two selected memory units in a first direction (to write a first resistance state to all selected memory units). In this example, the bit line BL2 is grounded and the source lines SL1 and SL3 have Vdd (1.2V) applied to them. The precharge voltage is selected so that the voltage difference between any other (non-selected) source lines or bit lines is always less than threshold voltage for the diode (in many embodiments the diode threshold voltage is greater than 0.6V for example). Therefore, current does not flow through any other diodes in the array 40. Switching the ground and Vdd provides current in a second direction (to write a second resistance state) opposing the first direction. In many of these embodiments, the first data state is written to the selected memory units along a specific bit line or source line and then the opposing data state is written to other memory units along the specific bit line or source line in a separate writing step.



FIG. 8 is a flow diagram of an illustrative method of writing to a memory unit array 100, described above. The method includes precharging the memory array to a specified precharge voltage level at block 101, as described above. If writing a low resistance state, then the writing voltage Vdd is applied to a selected source line and a selected bit line is grounded at block 102 to place the selected MTJ in a low resistance state at data state 104. If writing a high resistance state, then the writing voltage Vdd is applied to a selected bit line and a selected source line is grounded at block 103 to place the selected MTJ in a high resistance state at data state 105. In other embodiments, the data resistance states can be reversed based on the configuration of the MTJ.



FIG. 9 is a flow diagram of an illustrative method of reading a memory unit array 200, described above. The method includes precharging the memory array to a specified precharge voltage level at block 201, as described above. Then a reading current is applied to either the selected source or bit line and the other selected source or bit line is grounded at block 202.


Thus, embodiments of the MRAM DIODE ARRAY AND ACCESS METHOD are disclosed. The implementations described above and other implementations are within the scope of the following claims. One skilled in the art will appreciate that the present disclosure can be practiced with embodiments other than those disclosed. The disclosed embodiments are presented for purposes of illustration and not limitation, and the present invention is limited only by the claims that follow.

Claims
  • 1. A memory unit comprising: a magnetic tunnel junction data cell electrically coupled to a bit line and a source line, the magnetic tunnel junction data cell configured to switch between a high resistance state and a low resistance state by passing a write current through the magnetic tunnel junction data cell;a first diode electrically between the magnetic tunnel junction data cell and the source line; anda second diode electrically between the magnetic tunnel junction data cell and the source line, the first diode and second diode in parallel electrical connection, and having opposing forward bias directionswherein the source line and bit line is configured to be precharged to a specified precharge voltage level, the precharge voltage being less than a threshold voltage of the first diode and second diode.
  • 2. A memory unit according to claim 1, wherein the specified precharge voltage level is in a range from 40 to 60% of a write voltage.
  • 3. A memory unit according to claim 1, wherein the memory unit does not include a transistor electrically between the bit line and the source line.
  • 4. A memory unit according to claim 1, wherein the first diode provides current to the magnetic tunnel junction data cell to switch the magnetic tunnel junction data cell from a high resistance state to a low resistance state and the second diode provides current to the magnetic tunnel junction data cell to switch the magnetic tunnel junction data cell from a low resistance state to a high resistance state.
  • 5. A memory unit according to claim 1, wherein the magnetic tunnel junction data cell is a spin-transfer torque data cell.
  • 6. A memory unit according to claim 1, wherein the first diode is a p-n junction and the second diode is a p-n junction.
  • 7. A memory array, comprising: a plurality of bit lines;a plurality of source lines intersecting with the plurality of bit lines and forming a cross-point array;a memory unit adjacent to at least selected cross-points of the cross-point array, the memory unit comprising: a magnetic tunnel junction data cell electrically coupled to a bit line and a source line, the magnetic tunnel junction data cell configured to switch between a high resistance state and a low resistance state by passing a write current through the magnetic tunnel junction data cell;a first diode electrically between the magnetic tunnel junction data cell and the source line; anda second diode electrically between the magnetic tunnel junction data cell and the source line, the first diode and second diode in parallel electrical connection, and having opposing forward bias directions;wherein the cross-point array is configured to be precharged to a specified precharge voltage level, the precharge voltage being less than a threshold voltage of the first diode and second diode.
  • 8. A memory array according to claim 7, wherein the specified precharge voltage level is in a range from 40 to 60% of a write voltage.
  • 9. A memory unit according to claim 7, wherein the memory unit does not include a transistor electrically between the bit line and the source line.
  • 10. A memory unit according to claim 7, wherein the first diode provides current to the magnetic tunnel junction data cell to switch the magnetic tunnel junction data cell from a high resistance state to a low resistance state and the second diode provides current to the magnetic tunnel junction data cell to switch the magnetic tunnel junction data cell from a low resistance state to a high resistance state.
  • 11. A memory unit according to claim 7, wherein the magnetic tunnel junction data cell is a spin-transfer torque data cell.
  • 12. A memory unit according to claim 7, wherein the first diode is a p-n junction and the second diode is a p-n junction.
  • 13. A method comprising: precharging an array of magnetic tunnel junction data cells to a specified precharge voltage level in a range from 40 to 60% of a write voltage, each magnetic tunnel junction data cell includes a first diode and a second diode in parallel electrical connection and having opposing forward bias directions, the precharge voltage being less than a threshold voltage of the first diode and second diode;switching a magnetic tunnel junction data cell from a high resistance state to a low resistance state by passing a write current through a selected magnetic tunnel junction data cell in a first direction, the write current provided by a first diode being electrically coupled to the magnetic tunnel junction data cell and a source line; andswitching the selected magnetic tunnel junction data cell from a low resistance state to a high resistance state by passing a write current through the magnetic tunnel junction data cell in a second direction opposing the first direction, the write current provided by a second diode being electrically coupled to the magnetic tunnel junction data cell and a source line and in parallel electrical connection with the first diode.
  • 14. A method according to claim 13, wherein the write current provided by a first diode is substantially the same magnitude as the write current provided by a second diode.
  • 15. A method according to claim 13, further comprising precharging a plurality of bit lines and a plurality of source lines to a precharge voltage being less than a threshold voltage of the first diode and second diode, the plurality source lines intersecting with the plurality of bit lines and forming the cross-point array, and the magnetic tunnel junction data cell adjacent to at least selected cross-points of the cross-point array, the first diode and second diode are electrically between the magnetic tunnel junction data cell and the source line.
  • 16. A method according to claim 15, further comprising writing a first data state to one or more magnetic tunnel junction data cells along a selected bit line by applying a write voltage to the selected bit line and grounding one or more selected source lines.
  • 17. A method according to claim 15, further comprising reading a data state from a selected magnetic tunnel junction data cell by applying a read voltage to a selected bit line and grounding a selected source line.
  • 18. A method according to claim 15, further comprising reading a data state from a selected magnetic tunnel junction data cell by applying a read voltage to a selected source line and grounding a selected bit line.
  • 19. A method according to claim 15, wherein the precharge voltage is about 50% of the writing voltage.
  • 20. A method according to claim 16, further comprising writing a second data state to one or more magnetic tunnel junction data cells along the selected bit line by applying a write voltage to the selected bit line and grounding one more selected source lines.
CROSS-REFERENCE

This application is a continuation application of application Ser. No. 12/948,824 FILED Nov. 18, 2010 which is a continuation of application Ser. No. 12/254,414, filed Oct. 20, 2008, now U.S. Pat. No. 7,936,580, and titled “MRAM Diode Array and Access Method.” The entire disclosures of which are incorporated herein by reference.

US Referenced Citations (172)
Number Name Date Kind
3746945 Normington Jul 1973 A
3982233 Crookshanks Sep 1976 A
3982235 Bennett Sep 1976 A
4160988 Russell Jul 1979 A
4232057 Ray Nov 1980 A
4247915 Bartlett Jan 1981 A
4323589 Ray Apr 1982 A
4576829 Kaganowicz Mar 1986 A
4901132 Kawano Feb 1990 A
5083190 Pfiester Jan 1992 A
5135878 Bartur Aug 1992 A
5278636 Williams Jan 1994 A
5330935 Dobuzinsky Jul 1994 A
5341114 Calviello Aug 1994 A
5365083 Tada Nov 1994 A
5412246 Dobuzinsky May 1995 A
5443863 Neely Aug 1995 A
5580804 Joh Dec 1996 A
5614430 Liang Mar 1997 A
5739564 Kosa Apr 1998 A
5872052 Iyer Feb 1999 A
5913149 Thakur Jun 1999 A
5923948 Cathey, Jr. Jul 1999 A
5926412 Evans Jul 1999 A
5929477 McAllister Jul 1999 A
6011281 Nunokawa Jan 2000 A
6013548 Burns Jan 2000 A
6034389 Burns Mar 2000 A
6077745 Burns Jun 2000 A
6100166 Sakaguchi Aug 2000 A
6114211 Fulford Sep 2000 A
6121642 Newns Sep 2000 A
6121654 Likharev Sep 2000 A
6165834 Agarwal Dec 2000 A
6300205 Fulford Oct 2001 B1
6341085 Yamagami Jan 2002 B1
6346477 Koloyeros Feb 2002 B1
6376332 Yankagita Apr 2002 B1
6448840 Kao Sep 2002 B2
6534382 Sakaguchi Mar 2003 B1
6617642 Georgesca Sep 2003 B1
6624463 Kim Sep 2003 B2
6627967 Asano Sep 2003 B2
6653704 Gurney Nov 2003 B1
6667900 Lowrey Dec 2003 B2
6750540 Kim Jun 2004 B2
6753561 Rinerson et al. Jun 2004 B1
6757842 Harari Jun 2004 B2
6781176 Ramesh Aug 2004 B2
6789689 Beale Sep 2004 B1
6800897 Baliga Oct 2004 B2
6842368 Hayakawa Jan 2005 B2
6917539 Rinerson Jul 2005 B2
6940742 Yamamura Sep 2005 B2
6944052 Subramanian Sep 2005 B2
6979863 Ryu Dec 2005 B2
7009877 Huai Mar 2006 B1
7045840 Tamai May 2006 B2
7051941 Yui May 2006 B2
7052941 Lee May 2006 B2
7098494 Pakala Aug 2006 B2
7130209 Reggiori Oct 2006 B2
7161861 Gogl Jan 2007 B2
7180140 Brisbin Feb 2007 B1
7187577 Wang Mar 2007 B1
7190616 Forbes Mar 2007 B2
7200036 Bessho Apr 2007 B2
7215568 Liaw May 2007 B2
7218550 Schwabe May 2007 B2
7224601 Panchula May 2007 B2
7233537 Tanizaki Jun 2007 B2
7236394 Chen Jun 2007 B2
7247570 Thomas Jul 2007 B2
7272034 Chen Sep 2007 B1
7272035 Chen Sep 2007 B1
7273638 Belyansky Sep 2007 B2
7274067 Forbes Sep 2007 B2
7282755 Pakala Oct 2007 B2
7285812 Tang Oct 2007 B2
7286395 Chen Oct 2007 B2
7289356 Diao Oct 2007 B2
7345912 Luo Mar 2008 B2
7362618 Harari Apr 2008 B2
7378702 Lee May 2008 B2
7379327 Chen May 2008 B2
7381595 Joshi Jun 2008 B2
7382024 Ito et al. Jun 2008 B2
7397713 Harari Jul 2008 B2
7413480 Thomas Aug 2008 B2
7414908 Miyatake Aug 2008 B2
7416929 Mazzola Aug 2008 B2
7432574 Nakamura Oct 2008 B2
7440317 Bhattacharyya Oct 2008 B2
7465983 Eldridge Dec 2008 B2
7470142 Lee Dec 2008 B2
7470598 Lee Dec 2008 B2
7502249 Ding Mar 2009 B1
7515457 Chen Apr 2009 B2
7542356 Lee Jun 2009 B2
7646629 Hamberg Jan 2010 B2
7697322 Leuschner Apr 2010 B2
7738279 Siesazeck Jun 2010 B2
7738881 Krumm Jun 2010 B2
8289746 Chen et al. Oct 2012 B2
20010046154 Forbes Nov 2001 A1
20020081822 Yanageta Jun 2002 A1
20020136047 Scheuerlein Sep 2002 A1
20030168684 Pan Sep 2003 A1
20040084725 Nishiwaki May 2004 A1
20040114413 Parkinson Jun 2004 A1
20040114438 Morimoto Jun 2004 A1
20040257878 Morikawa Dec 2004 A1
20040262635 Lee Dec 2004 A1
20050044703 Liu Mar 2005 A1
20050092526 Fielder May 2005 A1
20050122768 Fukumoto Jun 2005 A1
20050145947 Russ et al. Jul 2005 A1
20050218521 Lee Oct 2005 A1
20050253143 Takaura Nov 2005 A1
20050280042 Lee Dec 2005 A1
20050280061 Lee Dec 2005 A1
20050280154 Lee Dec 2005 A1
20050280155 Lee Dec 2005 A1
20050280156 Lee Dec 2005 A1
20050282356 Lee Dec 2005 A1
20060073652 Pellizzer Apr 2006 A1
20060076548 Park Apr 2006 A1
20060131554 Joung Jun 2006 A1
20060275962 Lee Dec 2006 A1
20070007536 Hidaka Jan 2007 A1
20070077694 Lee Apr 2007 A1
20070105241 Leuschner May 2007 A1
20070113884 Kensey May 2007 A1
20070115749 Gilbert May 2007 A1
20070253245 Ranjan Nov 2007 A1
20070279968 Luo Dec 2007 A1
20070281439 Bedell Dec 2007 A1
20070297223 Chen Dec 2007 A1
20080007993 Saitoh Jan 2008 A1
20080025083 Okhonin Jan 2008 A1
20080029782 Carpenter Feb 2008 A1
20080032463 Lee Feb 2008 A1
20080037314 Ueda Feb 2008 A1
20080038902 Lee Feb 2008 A1
20080048327 Lee Feb 2008 A1
20080094873 Lai Apr 2008 A1
20080108212 Moss May 2008 A1
20080144355 Boeve Jun 2008 A1
20080170432 Asao Jul 2008 A1
20080180989 Baek Jul 2008 A1
20080191312 Oh Aug 2008 A1
20080261380 Lee Oct 2008 A1
20080265360 Lee Oct 2008 A1
20080273380 Diao Nov 2008 A1
20080310213 Chen Dec 2008 A1
20080310219 Chen Dec 2008 A1
20090014719 Shimizu Jan 2009 A1
20090040855 Luo Feb 2009 A1
20090052225 Morimoto Feb 2009 A1
20090072246 Genrikh Mar 2009 A1
20090072279 Moselund Mar 2009 A1
20090161408 Tanigami Jun 2009 A1
20090162979 Yang Jun 2009 A1
20090168493 Kim Jul 2009 A1
20090185410 Huai Jul 2009 A1
20090296449 Slesazeck Dec 2009 A1
20100007344 Guo Jan 2010 A1
20100067281 Xi Mar 2010 A1
20100078620 Xi et al. Apr 2010 A1
20100110756 Khoury May 2010 A1
20100142256 Kumar Jun 2010 A1
20100149856 Tang Jun 2010 A1
Foreign Referenced Citations (8)
Number Date Country
102008026432 Dec 2009 DE
1329895 Jul 2003 EP
WO 0062346 Oct 2000 WO
WO 0215277 Feb 2002 WO
WO 2005124787 Dec 2005 WO
WO 2006100657 Sep 2006 WO
WO 2007100626 Sep 2007 WO
WO 2007128738 Nov 2007 WO
Non-Patent Literature Citations (19)
Entry
Adee, S., “Quantum Tunneling Creates Fast Lane for Wireless”, IEEE Spectrum, Oct. 2007.
Berger et al., Merged-Transitor Logic (MTL)—A Low-Cost Bipolar Logic Concept, Solid-State Circuits, IEEE Journal, vol. 7, Issue 5, pp. 340-346 (2003).
Giacomini, R., et al., Modeling Silicon on Insulator MOS Transistors with Nonrectangular-Gate Layouts, Journal of the Electrochemical Society, 2006, pp. G218-G222, vol. 153, No. 3.
Hwang et al., Degradation of MOSFET's Drive Current Due to Halo Ion Implantation, Electron Devices Meeting, 1996, International Date: Dec. 8-11, 1996, pp. 567-570.
Internet website www.en.wikipedia.org/wiki/High-k dated Nov. 12, 2008.
Likharev, K., “Layered tunnel barrier for nonvolatile memory devices”, Applied Physics Letters vol. 73, No. 15; Oct. 12, 1998.
Londergran et al., Interlayer Mediated Epitaxy of Cobalt Silicide on Silicon (100) from Low Temperature Chemical Vapor Deposition of Cobalt, Journal of the Electrochemical Society, 148 (1) C21-C27 (2001) C21.
PCT/ISA/210 Int'l. Search Report and PCT/ISA/237 Written Opinion for PCT/US2010/041134 from the EPO.
Romanyuk, A., et al., Temperature-induced metal-semiconductor transition in W-doped VO2 films studied by photoelectron spectroscopy, Solar Energy Materials and Solar Cells, 2007, pp. 1831-1835, No. 91, Elsevier, Switzerland.
Sayan, S., “Valence and conduction band offsets of a ZrO2/SiOxNy/n-Si CMOS gate stack: A combined photoemission and inverse photoemission study”, Phys. Stat. Sol. (b) 241, No. 10, pp. 2246-2252 (2004).
Takato et al., High Performance CMOS Surrounding Gate Transistor (SGT) for Ultra High Density LSIs, Downloaded on Apr. 14, 2009 from IEEE Xplore, pp. 222-225.
U.S. Appl. No. 12/175,545, filed Jul. 18, 2008, Inventors: Lou et al.
U.S. Appl. No. 12/120,715, filed May 15, 2008, Inventors: Tian et al.
U.S. Appl. No. 12/498,661, filed Jul. 7, 2009, Inventor: Khoury.
U.S. Appl. No. 12/502,211, filed Jul. 13, 2009, Inventor: Lu.
Wang et al., Precision Control of Halo Implanation for Scaling-down ULSI Manufacturing, IEEE International Symposium on Sep. 13-15, 2005, pp. 204-207.
Zahler, James, et al., Wafer Bonding and Layer Transfer Processes for High Efficiency Solar Cells, NCPV and Solar Program Review Meeting, pp. 723-726, 2003.
Chung et al., A New SOI Inverter for Low Power Applications, Proceedings 1996 IEEE International SOI Conference, Oct. 1996.
Hosomi et al., A Novel Nonvolatile Memory with Spin Torque Transfer Magnetization Switching: Spin-RAM, 2005 IEEE.
Related Publications (1)
Number Date Country
20130003448 A1 Jan 2013 US
Continuations (2)
Number Date Country
Parent 12948824 Nov 2010 US
Child 13611225 US
Parent 12254414 Oct 2008 US
Child 12948824 US