Claims
- 1. A multi-channel junction gated field effect transistor comprising a substrate of semiconductor material of relatively low impurity concentration of a first conductivity type, a mosaic shape semiconductor gate region of the opposite conductivity type formed in said substrate below one major surface thereof, the mosaic shape of said gate region forming a plurality of windows filled with portions of said substrate which provide channels for said field effect transistor, the main body portion of said substrate providing the drain for said field effect transistor, a corresponding relatively thick mosaic shape insulating layer overlying said mosaic shape gate region having a plurality of windows smaller than said windows of said gate region of the same configuration and aligned with said windows of said gate region, a first source region heavily doped with impurities the first impurity type completely within said windows of said insulating layer extending down from the outer surface of said insulating layer to a point short of the bottom of said windows of said insulating layer, a second source region extending down from at least one of said first source regions and being less heavily doped than said first source region but more heavily doped than said substrate and of said first impurity type doping, said second source region being partially within a window of said insulating layer and extending down below said window of said insulating layer partially into a channel.
- 2. A multi-channel junction gated field effect transistor according to claim 1, in which said source, channel and drain regions are silicon.
- 3. A multi-channel junction gated field effect transistor according to claim 1, in which said drain regions are N-type silicon having impurity doping of 10.sup.14 to 10.sup.15 atoms/cm.sup.3, said first source regions are N-type silicon having impurity doping of 5 .times. 10.sup.19 atoms/cm.sup.3 and said second source regions are N-type silicon having impurity doping of 10.sup.16 to 10.sup.18 atoms/cm.sup.3.
- 4. A multi-channel junction gated field effect transistor according to claim 1, in which said insulating layer is a three part sandwich composed of silicon dioxide, silicon nitride and silicon dioxide.
- 5. A multi-channel junction gated field effect transistor according to claim 1, in which said second source regions correspond in number to said first source regions.
- 6. A multi-channel junction gated field effect transistor according to claim 1, in which said second source regions extend down from less than half of the first source regions.
- 7. A junction gated field effect transistor having a plurality of channels, comprising:
- a. a drain region of a first conductivity type of semiconductor material common to said plurality of channels;
- b. a mesh-like gate region formed on said drain region of the second conductivity type, forming a rectifying P-N junction with said drain region and defining said plural channels,
- c. a plurality of first source regions of first conductivity type formed above said channels,
- d. a plurality of second source regions of the first conductivity type formed on and adjacent to at least a part of said channels,
- e. said first source regions having higher impurity conductivity than said second source regions,
- f. said second source regions having a higher impurity concentration than said channel regions and said drain region,
- g. conductive electrodes for said first source, gate and drain regions, and
- the lower surface of said first source regions lying in a plane above the plane of the upper ends of said gate region, the upper ends of said second source regions being interfaced with the lower ends of said first source regions, and the lower ends of said second source regions extending part way into said channels.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 48-47445 |
Apr 1973 |
JA |
|
| 48-115120 |
Oct 1973 |
JA |
|
CROSS REFERENCE TO RELATED APPLICATION
In applicant's co-pending application, Ser. No. 384,234, filed July 31, 1973 and now abandoned, and assigned to the same assignee as the present invention, an improved form of multi-channel junction gated vertical field effect transistor is described and claimed. The present application is a continuation-in-part of this application.
US Referenced Citations (4)
Non-Patent Literature Citations (1)
| Entry |
| A. Morgan et al., "A Proposed Vertical Channel Variable Resistance Fet," Proc. IEEE, vol. 59, No. 5, May 1971, pp. 805-807. |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
384234 |
Jul 1973 |
|