Claims
- 1. A multi-layer structure for reducing capacitance thereon, comprising:a dielectric layer deposited on a semiconductor substrate; and, at least two conductive patterns, separated by a predetermined distance, formed on the semiconductor substrate, wherein the dielectric layer and upper portions of the semiconductor substrate between the conductive patterns are etched out to a predetermined thickness; and wherein said at least two conductive patterns respectively covers an entire upper surface of the dielectric layer so that only a semiconductor substrate remains between said conductive patterns electrodes.
- 2. The multi-layer structure of claim 1, wherein the etched-out portions of the silicon substrate between the conductive patterns have a thickness of 0.5-2 μm.
- 3. The multi-layer structure of claim 1, wherein the dielectric layer is a SiO2 layer.
- 4. The multi-layer structure of claim 1, wherein the dielectric layer is deposited on the silicon substrate using a Plasma Enhanced Chemical Vapor Deposition (PECVD) technique.
- 5. The multi-layer structure of claim 1, wherein the dielectric layer is deposited on the silicon substrate using a Low Pressure Chemical Vapor Deposition (LPCVD) technique.
- 6. The multi-layer structure of claim 1, wherein the dielectric layer is deposited on the silicon substrate using a thermal oxidation deposition technique.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2002-11495 |
Mar 2002 |
KR |
|
Parent Case Info
This application is a Divisional application of U.S. Ser. No. 10/224,933, filed Aug. 21, 2002.
US Referenced Citations (16)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0903877 |
Mar 1999 |
EP |
1162768 |
Dec 2001 |
EP |
08-330650 |
Dec 1996 |
JP |