Claims
- 1. A semiconductor device comprising:
- a doped semiconductor substrate,
- a pair of stacks of a tunnel oxide layer and a first polysilicon layer over said substrate patterned into a pair of spaced apart stacks of floating gate electrodes and tunnel oxide layers with sidewalls, and said stacks having a hollow gap therebetween,
- a first thin dielectric layer covering the top and sidewalls of said floating gate electrodes, said tunnel oxide layer and said substrate, leaving said hollow gap between said floating gate electrodes substantially undiminished in depth,
- a second polysilicon layer over said first thin dielectric layer,
- a silicide layer over said second polysilicon layer,
- a dielectric cap layer covering said silicide layer,
- a control gate electrode s panning across said pair of floating gate electrodes in a gate electrode stack formed of said silicide layer and said second polysilicon layer, said control gate electrode filling said hollow gap between said stacks, and
- source/drain regions in said substrate self-aligned with said control gate electrode,
- said control gate electrode and said floating gate electrodes are patterned into a split-gate structure above a channel region in said substrate,
- said device includes separate floating gate structures with two floating gate electrodes under one control gate electrode, said tunnel oxide layer is from about 80.ANG. to about 100.ANG. thick, and said first polysilicon layer is about 1,500.ANG. thick, and said first dielectric layer comprises a silicon Oxide/Silicon Nitride/Silicon Oxide (ONO) in a layer from about 150.ANG. to about 200.ANG. thick,
- said second polysilicon layer is from about 1,000.ANG. to about 2,000.ANG. thick and said silicide layer is from about 1,000.ANG. to about 2,000.ANG. thick,
- said dielectric cap layer over said silicide layer formed of silicon dioxide,
- Medium Doped Drain (MDD) ion implanted regions with a concentration from about 1.times.10.sup.18 atoms/cm.sup.3 to about 5.times.10.sup.19 atoms/cm.sup.3 of dopant in said MDD regions in said substrate, said MDD regions located in said substrate adjacent to said channel region, and silicon dioxide spacers formed adjacent to said sidewalls,
- source/drain ion implanted regions self-aligned with said gate electrode stack which after annealing have a concentration from about 1.times.10.sup.19 atoms/cm.sup.3 to about 1.times.10.sup.20 atoms/cm.sup.3 of dopant in said source/drain regions of said substrate.
- 2. A semiconductor memory device including;
- a doped semiconductor substrate with a channel region therein,
- a tunnel oxide layer formed over said substrate,
- said doped first polysilicon layer formed over said tunnel oxide layer,
- said first polysilicon layer and said tunnel oxide layer being patterned into a pair of spaced apart stacks of floating gate electrodes and tunnel oxide layers with sidewalls,
- said stacks having a hollow gap therebetween,
- a first thin dielectric layer covering the top and sidewalls of said floating gate electrodes, said tunnel oxide layer and said substrate, leaving said hollow gap between said floating gate electrodes substantially undiminished in depth,
- a second polysilicon layer over said first thin dielectric layer,
- a silicide layer over said second polysilicon layer,
- a dielectric cap layer covering said silicide layer,
- a control gate electrode spanning across said pair of floating gate electrodes in a gate electrode stack formed of said silicide layer and said second polysilicon layer,
- said control gate electrode filling said hollow gap between said stacks and said first thin dielectric layer above said channel region,
- source/drain regions in said substrate self-aligned with said control gate electrode,
- said control gate electrode and said floating gate electrodes are patterned into a split-gate structure,
- said device includes separate floating gate structures with two floating gate electrodes under one control gate electrode,
- said tunnel oxide layer is from about 80.ANG. to about 100.ANG. thick,
- said first dielectric layer comprises a silicon Oxide/Silicon Nitride/Silicon Oxide (ONO) in a layer is from about 150.ANG. to about 200.ANG. thick,
- said second polysilicon layer is from about 1,000.ANG. to about 2,000.ANG. thick,
- said silicide layer is from about 1,000.ANG. to about 2,000.ANG. thick,
- said dielectric cap layer over said silicide layer formed of silicon dioxide,
- Medium Doped Drain (MDD) ion implanted regions with a concentration of from about 1.times.10.sup.18 atoms/cm.sup.3 to about 5.times.10.sup.19 atoms/cm.sup.3 of dopant in said MDD regions in said substrate, said MDD regions located in said substrate adjacent to said channel region,
- silicon dioxide spacers formed adjacent to said sidewalls,
- source/drain ion implanted regions self-aligned with said gate electrode stack which after annealing have a concentration of from about 1.times.10.sup.19 atoms/cm.sup.3 to about 1.times.10.sup.20 atoms/cm.sup.3 of dopant in said source/drain regions of said substrate, and
- program, erase, and read voltages employed for said cell operation of said device are as follows:
- ______________________________________Program EraseFG1 FG2 FG1 FG2 Read______________________________________V.sub.G 8V 12V -5V -5V 5VVS 5V 0V 5V 0V 0VV.sub.D 0V 5V 0V 5V 2V______________________________________
- whereby operation of said device is controlled.
- 3. A device in accordance with claim 2 wherein multi-level storage is controlled by charge stored in two separated floating gate electrodes.
Parent Case Info
This is a division of patent application Ser. No. 08/755,868, filing date Dec. 2, 1996, now U.S. Pat. No. 5,714,412 Multi-Level, Split-Gate, Flash Memory Cell And Method Of Manufacture Thereof, assigned to the same assignee as the present invention.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
755868 |
Dec 1996 |
|