Claims
- 1. Prime circuitry for a digital cipher system comprising:
- a key generator for generating a priming sequence composed of a plurality of random digital prime bits,
- a storage circuit,
- means for transmitting said priming sequence to a remote cipher unit and simultaneously to said storage circuit,
- means for accessing said storage circuit for repetitively transmitting said priming sequence to the remote cipher unit so that said priming sequence is transmitted a predetermined number of times, and
- said remote cipher unit including receiving means for building a single received sequence with each bit of said received sequence being determined by the corresponding bits of each of said priming sequences.
- 2. The prime circuitry of claim 1 wherein said storage circuit comprises a random access memory.
- 3. The prime circuitry of claim 1 wherein said priming sequence is transmitted at least five times.
- 4. The prime circuitry of claim 1 wherein said priming sequence comprises five binary characters.
- 5. The prime circuitry of claim 1 wherein all of said plurality of random digital prime bits are transmitted in their entirety during each of the repeated prime transmissions.
- 6. The prime circuitry of claim 1 wherein said means for accessing further comprises:
- a prime repeat counter for counting the number of repetitive transmissions of said priming sequence, and
- a transmit prime control for limiting the number of transmissions of said prime sequence to a predetermined number.
- 7. The prime circuitry of claim 1 wherein said receiving means comprises:
- a remote storage circuit of said remote cipher unit for receiving and storing the predetermined number of said priming sequences,
- an address scan circuit for accessing corresponding bits of each of the predetermined number of said priming sequences stored in said remote storage circuit and for producing groups of corresponding bits,
- a voting unit for selecting a logic level in response to each group of corresponding bits, and
- a prime control for producing the received sequence in response to the logic level selected by said voting unit.
- 8. The prime circuitry of claim 7 wherein said voting unit selects the logic levels corresponding to the logic level of the greatest number of said corresponding bits in each group of corresponding bits.
Parent Case Info
This is a division of application Ser. No. 568,096 filed Apr. 14, 1975 now U.S. Pat. No. 4,079,188.
US Referenced Citations (6)
Divisions (1)
|
Number |
Date |
Country |
Parent |
568096 |
Apr 1975 |
|