Claims
- 1. A structure for a CCD sensor comprising:
- a well formed in a substrate;
- a channel formed in the well, the channel defining a channel direction;
- a clocking structure disposed over the channel and oriented transversely to the channel direction, the clocking structure including a plurality of register element sets, a first register element set including a first floating sensing conductor and a plurality of clock signal conductors.
- 2. The structure of claim 1, wherein the channel is incorporated in a horizontal readout register of the CCD sensor.
- 3. The structure of claim 1, wherein the channel is incorporated in a horizontal readout register of the CCD sensor, the horizontal readout register being selectively operable to transfer charges in either of two directions.
- 4. The structure of claim 1, wherein:
- the channel is incorporated in a horizontal readout register of the CCD sensor;
- the first floating sensing conductor is disposed over a first end of the channel; and
- the clocking structure further includes an end floating sensing conductor disposed over a second end of the channel.
- 5. The structure of claim 4, further comprising first and second transistor switches, the first transistor switch being coupled between the first floating sensing conductor and an external bias potential, the second transistor switch being coupled between the end floating sensing conductor and the external bias potential.
- 6. The structure of claim 4, wherein the clocking structure further includes a second register element set disposed between the first register element set and the end floating sensing conductor.
- 7. The structure of claim 6, wherein the second register element set includes a second floating sensing conductor disposed substantially midway between the first floating sensing conductor and the end floating sensing conductor.
- 8. The structure of claim 7, further comprising first and second transistor switches, the first transistor switch being coupled between the first floating sensing conductor and an external bias potential, the second transistor switch being coupled between the second floating sensing conductor and the external bias potential.
- 9. The structure of claim 7, further including first, second and third MOS transistors, wherein:
- the first floating sensing conductor is coupled to a gate of the first MOS transistor;
- the second floating sensing conductor is coupled to a gate of the second MOS transistor; and
- the end floating sensing conductor is coupled to a gate of the third MOS transistor.
- 10. The structure of claim 1, further including a first MOS transistor wherein the first floating sensing conductor is coupled to a gate of the first MOS transistor.
- 11. The structure of claim 10, further including a second MOS transistor coupled between the first floating sensing conductor and an external bias potential.
- 12. The structure of claim 1, wherein:
- the plurality of clock signal conductors includes a first clock signal conductor;
- a first electrical junction is defined at an electrical semiconductor junction between the well and the substrate;
- a second electrical junction is defined at an electrical semiconductor junction between the channel and the well;
- the first and second electrical junctions define an inter-junction separation under the first clock signal conductor;
- the well is formed in the substrate and the channel is formed in the well so that a length of the inter-junction separation is controllable by a first clock signal applied to the first clock signal electrode.
- 13. The structure of claim 12, further comprising a clock signal source to provide the first clock signal coupled to the first clock signal conductor, the first clock signal being characterized by a selectable clock value, the selectable clock value being one of a clock high value, a clock low value and a reset value, the clock low value being a value between the clock high value and the reset value.
- 14. The structure of claim 12, wherein the length of the inter-junction separation is zero when the first clock signal is the reset value.
- 15. The structure of claim 1, further comprising a transistor switch coupled between the first floating sensing conductor and an external bias potential.
- 16. The structure of claim 15, wherein the transistor switch is a MOS transistor.
- 17. A method of using the structure of claim 1, wherein the channel and clocking structure form a horizontal readout register, the method comprising steps of:
- clearing signal charges from the horizontal readout register;
- transferring a line of signal charges into the horizontal readout register from an imaging area; and
- shift the line of signal charges in the horizontal readout register past a plurality of floating sensing conductors.
- 18. The method of claim 17, further comprising a step of amplifying signals sensed at the plurality of floating sensing conductors.
- 19. The method of claim 17, wherein:
- the horizontal readout register includes a clocking structure disposed over a channel formed in a well in a substrate, the clocking structure having a plurality of register element sets, each of the floating sensing conductors being a conductor of a respective register element set;
- each register element set further includes a first clock signal conductor;
- the step of clearing includes applying a sufficient bias potential to each first clock signal conductor so as to electrically couple a region of the channel disposed under the first clock signal conductor to the substrate.
- 20. The method of claim 17, wherein the step of transferring includes resetting a potential on each of the floating sensing conductors to an external bias potential.
- 21. The method of claim 20, wherein the step of resetting includes electrically coupling each of the floating sensing conductors through respective transistor switches to the external bias potential.
- 22. The method of claim 17, wherein the step of shifting includes selecting a direction for shifting the line of signal charges, the direction being either of two directions.
- 23. The method of claim 17, wherein the step of shifting includes non-destructively sensing the line of signal charges at the plurality of floating sensing conductors.
- 24. The method of claim 17, wherein the step of shifting includes:
- non-destructively sensing the line of signal charges at the plurality of floating sensing conductors; and
- repeatatively shifting so as to readout in time each charge packet in the line of signal charges at least twice.
- 25. The structure of claim 1, further comprising a reset structure to enable charge stored in the channel to be discharged.
- 26. The structure of claim 25, wherein the reset structure includes circuitry to apply a reset voltage to clock signal conductors of each register element set to enable charge stored in the channel under the clock signal conductors to be discharged.
- 27. The structure of claim 1, wherein the first floating sensing conductor is capable of being operated to permit non-destructive sensing of charge in the channel beneath the first floating sensing conductor.
Parent Case Info
The priority benefit of the filing date of Ser. Nos. 60/048,348 filed May 30, 1997 and 60/051,988 filed Jul. 9, 1997 and, a CIP of Ser. No. 09/006,888 filed Jan. 14, 1998 U.S. Pat. No. 5,929,471 are hereby claimed.
US Referenced Citations (34)
Foreign Referenced Citations (1)
Number |
Date |
Country |
5-37861 |
Feb 1993 |
JPX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
006888 |
Jan 1998 |
|