Claims
- 1. A system comprising:
an SRAM memory device; a clock; and a digital signal processor coupled to the memory device and the clock, the digital signal processor including
a core processor; a cache memory coupled to said core processor, said cache memory having a first block and a second block, where said first block and said second block are connected to said core processor in such a way as to allow substantially simultaneous data accesses for said core processor; an address map including
a first region mapped to the first block, and a second region mapped to the second block; and a selector operative to cache data having an address in said first region of the address map in the first block, and cache data having an address in said second region of the address map in the second block, wherein said first region and said second region are contiguous regions in the address map.
- 2. The system of claim 1, wherein said core processor is a digital signal processor core.
- 3. The system of claim 1, wherein said first region of the address map and said second region of the address map have a selectable size which is large enough to allow mapping of buffers into a single region of said address map.
- 4. The system of claim 1, wherein said simultaneous data accesses comprise accesses to both the first block and the second block in the same clock cycle.
- 5. The system of claim 1, wherein the selector is operative to monitor a particular bit of said data address and determine whether to route the data to the first block or the second block based on a state of said bit.
- 6. The system of claim 5, wherein the location of the particular bit in the data address corresponds to a size of said first and second regions of the address map.
- 7. The system of claim 1, further comprising:
a third region in the address map, said third region being mapped to the first block, wherein the second region and the third regions are contiguous regions in the address map.
- 8. A method comprising:
selecting a size of regions in an address map; dividing the address map into a plurality of regions of said size; mapping adjacent regions in the address map to a different one of two banks in a cache memory, said adjacent regions comprising a first region and a second region contiguous with the first region in the address map; caching data having an address in said first region of the address map in one of said two banks; and caching data having an address in said second region of the address map in the other of said two banks.
- 9. An article comprising machine-readable medium including machine-executable instructions operative to cause a machine to:
select a size of regions in an address map; divide the address map into a plurality of regions of said size; map adjacent regions in the address map to a different one of two banks in a cache memory, said adjacent regions comprising a first region and a second region contiguous with the first region in the address map; cache data having an address in said first region of the address map in one of said two banks; and cache data having an address in said second region of the address map in the other of said two banks.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation application of and claims priority to U.S. application Ser. No. 09/541,114, filed on Mar. 31, 2000.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09541114 |
Mar 2000 |
US |
Child |
10639020 |
Aug 2003 |
US |