Claims
- 1. A memory cell for storing plural logical states, comprising:
- a first device having a first bidirectional folding voltage-current (V-I) characteristic; and
- a second device having a second bidirectional folding V-I characteristic,
- wherein said devices are adapted to be connected in series across either a positive power supply or a negative power supply with respect to a reference voltage, and define operating points of said memory cell which correspond to said logical states,
- said operating points being defined by intersections of regions of said first and second folding characteristics which correspond to positive resistance sections of said first and second foldings, and
- said intersections being defined by overlaying said first folding characteristic with said second folding characteristic.
- 2. A memory cell as recited in claim 1, wherein said means for switching is a bistable latch, the output of which can furnish either said positive power supply or said negative power supply.
- 3. A memory cell as recited in claim 1, wherein said bistable latch comprises a pair of tunnel diodes connected in series between a second positive power supply and a second negative power supply, with connection between said pair of tunnel diodes serving as said output of said latch.
- 4. A memory cell as recited in claim 1, wherein said means for switching and said logical states are set by writing input signals to said cell.
- 5. A memory cell as recited in claim 1, wherein said input signals are applied to the juncture of said first device and said second device.
- 6. A multi-valve memory cell as recited in claim 1, wherein said first and second folding characteristics each have n-peaks, thereby producing n+1 logical states for said positive power supply and another n+1 logical states for said negative power supply.
- 7. A memory cell as recited in claim 1, wherein at least one of said devices is connected in series with a resistor to produce a skewed said folding V-I characteristic, of the said device with said resistor in series, and to increase the number of said intersections in each one of said said positive resistance sections.
- 8. A memory cell as recited in claim 9, wherein said positive power supply is adjusted to produce 2n+1 logical states, and said negative power supply is adjusted to produce 2n+1 logical states.
- 9. A memory cell as recited in claim 9, wherein said positive power is adjusted to produce 2n+1 logical states, and said negative power supply is adjusted to produce n+1 logical states.
- 10. A memory cell as recited in claim 1, wherein two said folding characteristics do not have the same number of peaks.
- 11. A memory cell as recited in claim 1, wherein said first folding characteristic has n peaks and said second folding characteristic has (n-1) peaks, and said positive power supply is adjusted to produce 2n number of logical states, and said negative power supply is adjusted to produce another 2n logical states.
- 12. A memory cell as recited in claim 1, wherein said first and second devices are resonant tunneling diodes.
- 13. A memory system for storing plural logic states, comprising:
- an array of memory cells;
- address means for addressing said memory cells; and
- reading means for reading said memory cells;
- writing means for writing said said memory;
- wherein said memory cells comprise a first device having a first bidirectional V-I characteristic, and a second device having a second bidirectional V-I characteristics;
- wherein said devices are adapted to be connected in series across either a positive power supply or a negative power supply with respect to a reference, and said first and second bidirectional folding characteristics define operating points of said memory cell which correspond to said logical states.
- 14. A memory system as recited in claim 13, wherein
- said writing means comprises a a digital to analog converter having a number of quantized levels;
- said reading means comprises an analog to digital converter having said number of quantized levels;
- each of said memory cells have a number of operating points equal to said number of quantized levels.
Parent Case Info
This application is a continuation-in-part of U.S. application Ser. No. 07/590,139, filed Sep. 28, 1990 now U.S. Pat. No. 5,128,894.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
1221680 |
Mar 1986 |
SUX |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
590139 |
Sep 1990 |
|