Claims
- 1. An integrated circuit comprising:
- a Si body,
- a first barrier layer disposed on said first barrier layer, said first sublayer comprising an alloy of Al and Si such that an amount of Si therein satisfies a solubility limit of Si,
- a second barrier layer disposed on said first sublayer, and
- a second sublayer disposed on said second barrier layer, said second sublayer comprising an alloy of Al with essentially no Si,
- wherein said first barrier layer, said first sublayer, said second barrier layer, and said second sublayer form a conductive layer, and said second sublayer is a major portion of a thickness of said conductive layer.
- 2. The circuit of claim 1 wherein said second sublayer comprises an alloy comprising Al and Cu.
- 3. The circuit of claim 2 wherein said first sublayer comprises an alloy of Al and Si or Al, Cu and Si.
- 4. The circuit of claim 2 wherein said first and second barrier layers are materials selected from the group consisting of refractory metals, refractory metal nitrides and refractory metal alloys or combinations thereof.
- 5. The circuit of claim 4 wherein said first and second barrier layers are materials selected from the group consisting of Ti, TiN and TiW or combinations thereof.
Parent Case Info
This is a division of application Ser. No. 08/365652 filed Dec. 29, 1994, U.S. Pat. No. 5,561,083.
US Referenced Citations (6)
Foreign Referenced Citations (1)
Number |
Date |
Country |
84277457 |
Nov 1984 |
EPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
365652 |
Dec 1994 |
|