Claims
- 1. A method for producing self-checked multiple output clock signals, comprising the steps of:
- providing a clock generator that produces first and second pluralities of clock signals, each of the first plurality of clock signals having a corresponding, substantially identical clock signal in the second plurality of clock signals;
- comparing each of the first plurality of clock signals to the corresponding clock signal in the second plurality of clock signals to produce an error signal when a mis-match is detected between any of the compared clock signals; and
- resetting the clock generator to a predetermined state when the error signal indicates a mis-match.
- 2. The method of claim 1, the comparing step including the step of providing self-checking logic for comparing each of the first plurality of clock signals to the corresponding clock signal in the second plurality of clock signals.
- 3. The method of claim 1, including an oscillator to produce a first clock signal, and further comprising the step of:
- delaying the first clock signal by a predetermined amount to produce a delayed first clock signal;
- wherein the first clock signal and the delayed first clock signal are used by the clock generator to produce the first and second plurality of clock signals, certain ones of the first and second plurality of clock signals being delayed from other of the first and second plurality of clock signals an amount determined by the predetermined amount.
- 4. The method of claim 3, wherein the predetermined amount is provided by a delay line.
- 5. The method of claim 4, wherein the delay line is formed by a printed circuit electrical path having a first end at which the first clock signal is applied, and a second end whereat the delayed first clock signal is provided.
- 6. Apparatus for producing self-checked multiple output clock signals, comprising:
- a clock generator that produces first and second pluralities of clock signals, each of the first plurality of clock signals having a corresponding, substantially identical clock signal in the second plurality of clock signals;
- a compare circuit for comparing each of the first plurality of clock signals to the corresponding clock signal in the second plurality of clock signals to produce an error signal when a mismatch is detected between any of the compared clock signals; and
- a reset circuit that resets the clock generator to a predetermined state when the error signal indicates a mis-match.
Parent Case Info
This is a continuation of application Ser. No. 08/087,556 filed Jul. 2, 1993, now U.S. Pat. No. 5,371,417.
US Referenced Citations (6)
Continuations (1)
|
Number |
Date |
Country |
Parent |
87556 |
Jul 1993 |
|