This application is a continuation of U.S. Ser. No. 08/132,520, filed Oct. 6, 1993 now abandoned.
Number | Name | Date | Kind |
---|---|---|---|
4024561 | Ghatalia | May 1977 | |
4485390 | Jones et al. | Nov 1984 | |
4803636 | Nishiyama et al. | Feb 1989 | |
4827428 | Dunlop et al. | May 1989 | |
5046017 | Yuyama et al. | Sep 1991 | |
5077676 | Johnson et al. | Dec 1991 | |
5079717 | Miwa | Jan 1992 | |
5231590 | Kumar et al. | Jul 1993 | |
5235521 | Johnson et al. | Aug 1993 | |
5247455 | Yoshikawa | Sep 1993 | |
5309371 | Shikata et al. | May 1994 |
Entry |
---|
"Circuit Placement for Predictable Performance" by Hauge et al., IEEE 1987, pp. 88-91. |
Richman et al., "A Deterministic Algorithm for Automatic CMOS Transistor Sizing", IEEE Journal of Solid-State Circuits, vol. 23, No. 2, Apr. 1988. |
Obermeier et al., "Combining Circuit Level Chnages with Electrical Optimization", University of California, Berkeley, CA 94720. |
Liew et al., Circuit Reliability Simulator for Interconnect, Via, and Contact Electromigration, IEEE Transactions on Electron Devices, vol. 39, No. 11. |
Number | Date | Country | |
---|---|---|---|
Parent | 132520 | Oct 1993 |