Claims
- 1. A multiplexed bypassable flip flop comprising:
- a first input terminal;
- a second input terminal;
- a master latch having an input terminal and an output terminal;
- a slave latch having an input terminal;
- a first circuit connecting the first input terminal and the master latch input terminal when an associated first clock signal is active;
- a second circuit connecting the second input terminal and the master latch input terminal when an associated second clock signal is active;
- a third circuit connecting the first input terminal and the slave latch input terminal when an associated third clock signal is active;
- a fourth circuit connecting the second input terminal and the slave latch input terminal when an associated fourth clock signal is active; and
- a fifth circuit connecting the master latch output terminal and the slave latch input terminal when an associated fifth clock signal is active.
- 2. A multiplexed bypassable flip flop as in claim 1, wherein the first through fifth circuits each comprises a single transmission gate having no more than one transistor.
- 3. A multiplexed bypassable flip flop as in claim 1, wherein the first through fifth clock signals each is a composite of two signals, such that at most one of the first and second clock signals and one of the third and fourth clock signals is active at one time, and further wherein the fifth clock signal is not active if either the third or fourth clock signal is active.
- 4. A multiplexed bypassable flip flop as in claim 1, further comprising means for generating the first through fifth clock signals such that at most one of the first and second clock signals and one of the third and fourth clock signals is active at one time, and further wherein the fifth clock signal is not active if either the third or fourth clock signal is active.
Parent Case Info
This application is a division of application Ser. No. 08/301,504, filed Sep. 6, 1994, now abandoned, which is a division of application Ser. No. 08/010,378, filed on Jan. 28, 1993, now U.S. Pat. No. 5,357,153.
US Referenced Citations (16)
Non-Patent Literature Citations (2)
Entry |
Mach Family Data Book, "MACH 1 and MACH 2 Families", Q2 1991 Data Book, available from Advanced Micro Devices, Inc. |
Weste et al., "Principles of CMOS VLSI Design, A Systems Perspective", 1985 by A,T&T Bell Laboratories, Inc. and Kamran Eshraghian, pp. 182-183. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
301504 |
Sep 1994 |
|
Parent |
10378 |
Jan 1993 |
|