The embodiments relate to nanowire-core shell light pipes and manufacture thereof.
The disclosed nanowire pixels can be fabricated in large numbers and tessellated in Cartesian or other arrangements to create an image sensor suitable for ultrahigh resolution images.
The previously disclosed nanowire pixel comprises a semiconductor nanowire which may be fabricated of silicon or other materials. The nanowire is located in a light pipe integrated on top of a conventional silicon photodiode (SiPD). The nanowire light pipe serves as a waveguide to collect and absorb light of some particular wavelengths (shorter wavelengths) and convert it into electrical signals. Other light (usually red light of longer wavelengths) that is not absorbed by the nanowire is channeled to the SiPD at the bottom of the light pipe. Conventional complementary metal oxide semiconductor (CMOS) circuitry can be used to manipulate the electrical signals from the nanowire and the SiPD that represent the light intensities of different wavelengths.
The teachings of the following references, which provide a general background in the art related to the embodiments disclosed herein, are incorporated herein by reference in their entirety: (1) Cho, Y. S., et al., 32×32 SOICMOS image sensor with pinned photodiode on handle wafer. Optical Review, 2007. 14(3): p. 125-130. Cho teaches low noise CMOS pixels. (2) Fan, H. J., P. Werner, and M. Zacharias, Semiconductor nanowires: From self-organization to patterned growth. Small, 2006. 2(6): p. 700-717. Fan teaches deposition of catalyst particles with an electron beam lithography (EBL) process and a single nanowire can be grown from the catalyst particle using the vapor-liquid-solid (VLS) process. (3) Cui, Y., et al., Diameter-controlled synthesis of single-crystal silicon nanowires. Applied Physics Letters, 2001. 78(15): p. 2214-2216. Cui teaches deposition of catalyst particles with self-assembly of prefabricated catalyst colloids. (4) Wang, Y. W., et al., Epitaxial growth of silicon nanowires using an aluminium catalyst. Nature Nanotechnology, 2006. 1(3): p. 186-189. Wang teaches synthesis of silicon nanowires at 430 C and below 400 C using aluminum catalysts. (5) Jung, Y. G., S. W. Jee, and J. H. Leea, Effect of oxide thickness on the low temperature (<=400 degrees C.) growth of cone-shaped silicon nanowires. Journal of Applied Physics, 2007. 102(4): p. 3. Jung teaches synthesis of silicon nanowires using plasma enhanced growth. (6) Kempa, T. J., et al., Single and Tandem Axial p-i-n Nanowire Photovoltaic Devices. Nano Letters, 2008. 8(10): p. 3456-3460. Kempa teaches doping the nanowire during the VLS process and a p+-i-n+ structure improves the collection efficiency of charge carriers and therefore increases the photo-voltage. (7) Cui, Y., et al., High performance silicon nanowire field effect transistors. Nano Letters, 2003. 3(2): p. 149-152. Cui teaches nanowire surface states can be minimized by surface passivation. (8) Leskela, M. and M. Ritala, Atomic layer deposition chemistry: Recent developments and future challenges. Angewandte Chemie-International Edition, 2003. 42(45): p. 5548-5554. Leskela teaches forming light pipes using the Atomic Layer Deposition (ALD) method. (9) Granqvist, C. G. and A. Hultaker. Transparent and conducting ITO films: new developments and applications. 2002: Elsevier Science Sa. Granqvist teaches indium tin oxide (ITO) is transparent to a wide range of light wavelengths. (10) Popovic, Z. D., R. A. Sprague, and G. A. N. Connell, TECHNIQUE FOR MONOLITHIC FABRICATION OF MICROLENS ARRAYS. Applied Optics, 1988. 27(7): p. 1281-1284. Popovic teaches microlens fabrication using CMOS processes. (11) Moller, S, and S. R. Forrest, Improved light out-coupling in organic light emitting diodes employing ordered microlens arrays. Journal of Applied Physics, 2002. 91(5): p. 3324-3327. Moller teaches microlens fabrication using CMOS processes.
In the following detailed description, reference is made to the accompanying drawings, which form a part hereof. In the drawings, similar symbols typically identify similar components, unless context dictates otherwise. The illustrative embodiments described in the detailed description, drawings, and claims are not meant to be limiting. Other embodiments may be utilized, and other changes may be made, without departing from the spirit or scope of the subject matter presented here.
The present disclosure is drawn to methods of fabricating nanowire core-shell light pipes integrated on top of photodiodes. The present disclosure is also drawn to nanowire core-shell light pipes integrated on top of photodiodes made by the disclosed methods.
In an embodiment of the invention, the first step for fabricating the nanowire pixel is to create a conventional CMOS pixel of appropriate size. Alternatively, a prefabricated conventional CMOS pixel may be obtained from a third party. In one preferred embodiment, the CMOS pixel is a “pinned” silicon photodiode. The “pinned” silicon photodiode was selected due to its low noise and the fact that its design is known to those familiar with CMOS image sensors.
An embodiment relates to a method comprising obtaining a substrate comprising a photodiode and a first protective layer, the first protective layer having a predetermined thickness and growing a nanowire having a length L on the photodiode, wherein the length L is greater than the predetermined thickness of the protective layer. One aspect further comprises etching a holes in the first protective layer to expose a surface of the photodiode and depositing a catalyst particle on the exposed surface of the photodiode. In another aspect, the catalyst comprises gold. Another aspect further comprises doping the nanowire while growing the nanowire. In another aspect, the doped nanowire has a p+-i-n+ structure.
Another aspect further comprises forming a substantially uniform dielectric cladding layer surrounding the nanowire. Another aspect further comprises comprising forming a metal layer surrounding the dielectric cladding layer. Another aspect further comprises coating the substrate and the nanowire with a second protective layer. Another aspect further comprises planarizing the second protective layer. In another aspect, the catalyst particle is removed during the planarizing. Another aspect further comprises fabricating an electrical contact to the nanowire on the planarizing layer. In another aspect, the contact comprises indium tin oxide (ITO). Another aspect further comprises comprising fabricating a microlens on top of the second protective layer.
Another embodiment relates to a method comprising obtaining a substrate comprising a photodiode and a protective layer, fabricating a nanowire light pipe on the photodiode, the light pipe comprising a nanowire core and a cladding and coating the substrate and the nanowire light pipe with a protective coating. One aspect further comprises comprising depositing a catalyst t particle on a surface of the photodiode. In another aspect, the catalyst comprises gold. Another aspect further comprises comprising doping the nanowire while growing the nanowire. In another aspect, the doped nanowire has a p+-i-n+ structure.
Another aspect further comprises forming a substantially uniform dielectric cladding layer surrounding the nanowire. Another aspect further comprises forming a metal layer surrounding the dielectric cladding layer. Another aspect further comprises coating the substrate and the nanowire with a protective layer. Another aspect further comprises planarizing the protective layer. In another aspect, the catalyst particle is removed during the planarizing. Another aspect further comprises fabricating an electrical contact to the nanowire on the planarizing layer. In another aspect, the contact comprises indium tin oxide (ITO). Another aspect further comprises fabricating a microlens on top of the second protective layer.
Another embodiment relates to a device made by any of the above methods.
In one aspect, L is in the range of 4μ to 20μ. In another aspect, the protective layer comprises, SiO2, Si3N4, or a dielectric material comprising Ge. In another aspect, the cladding layer comprises, SiO2, Si3N4, or a dielectric material comprising Ge. In another aspect, the cladding comprises, SiO2, Si3N4, or a dielectric material comprising Ge.
In this embodiment, this photodetector collects the light that is not absorbed by the nanowire (discuss in more detail below). For the convenience of nanowire growth, a window of micrometer size in the Si3N4 protective layer may be opened by photolithography (shown in
The diameters of nanowires after growth are generally determined by the sizes of the catalyst particles. Therefore, a desired diameter of the nanowire can be synthesized by depositing a catalyst particle with an appropriate size. This step typically determines the functionality of the nanowire pixel because the nanowire diameter should be of an appropriate cross-section area to allow the transmission of light with specific wavelengths and long enough to allow the light absorption and creation of excitons (electron-hole pairs).
A single nanowire can be grown from the catalyst particle under proper conditions. Using silicon as an example, a suitable nanowire can be grown using the vapor-liquid-solid (VLS) process with presence of SiH4 at, for example, 650° C. and 200 mTorr. A temperature below 450° C. is advisable for the integration compatibility of CMOS circuits and nanowire synthesis. Many researchers have been able to synthesize silicon nanowires at 430° C. or even below 400 C by using some special techniques, for example, using aluminum catalysts or plasma enhanced growth. During the VLS process, the silicon nanowire can be doped to create a p+-i(intrinsic)-n+ structure by introducing B2H6, H2 and PH3, respectively. This is shown schematically in
In the illustrated embodiment, the nanowire includes n+, i, and p+ regions. Since the substrate has a p+ region adjacent the surface, however, the nanowire need not have a p+ region. That is, in another embodiment, the nanowire only includes n+ and i regions, the p+ region in the substrate completing the p-i-n structure. Additionally, as shown in
The p+-i-n+ structure helps to improve the performance of the nanowire pixel. When such a nanowire is reversely biased, the depletion region will extend deep into the intrinsic region where light travelling along the nanowire light pipe (discussed later) will be absorbed. The absorbed photons from the light generate electron-hole pairs. The electric field in this long depletion region helps to separate the electron-hole pairs and improves the collection efficiency of charge carriers. In this manner, the p+-i-n+ structure increases the photo-voltage.
Nanowires have a higher surface-to-volume ratio than the corresponding bulk materials. Therefore the surface states of nanowires play a more important role in their electronic and optical properties. The impact of nanowire surface states, however, can be minimized by surface passivation after the nanowire synthesis illustrated in
To complete an electrical contact between the nanowire and the metallic layer, a thin layer of a conductive material may deposited on the top of structure. Preferably the conductive material is transparent to light. One suitable highly conductive transparent material is Indium Tin Oxide (ITO). Other transparent conductive materials may also be used. If ITO is used, an optional adhesion layer or buffer layer may be deposited before the ITO to improve adhesion of the ITO to the dielectric layer. Example adhesion layer materials include, but are not limited to Cr and Ti. Typically, the adhesion layer half a nanometer thick or thinner to minimize the effects of the adhesion layer on light propagation. The conductive materials may be deposited by sputtering and then patterned by photolithography and etching process (see
The foregoing description of the invention has been presented for purposes of illustration and description. It is not intended to be exhaustive or to limit the invention to the precise form disclosed, and modifications and variations are possible in light of the above teachings or may be acquired from practice of the invention. The drawings and description were chosen in order to explain the principles of the invention and its practical application. It is intended that the scope of the invention be defined by the claims appended hereto, and their equivalents.
With respect to the use of substantially any plural and/or singular terms herein, those having skill in the art can translate from the plural to the singular and/or from the singular to the plural as is appropriate to the context and/or application. The various singular/plural permutations may be expressly set forth herein for sake of clarity.
The complete teachings of all references cited herein are incorporated herein by reference in entirety. While various aspects and embodiments have been disclosed herein, other aspects and embodiments will be apparent to those skilled in the art. The various aspects and embodiments disclosed herein are for purposes of illustration and are not intended to be limiting, with the true scope and spirit being indicated by the following claims.
The present application is related to U.S. patent application Ser. No. 12/270,233, filed Nov. 13, 2008, which discloses nanowire pixels configured to collect light of different wavelengths and convert it to detectable electrical signals. The contents of U.S. patent application Ser. No. 12/270,233 are hereby incorporated by reference in its entirety.