Embodiments of the present invention relate to the fields of manufacturing semiconductors, and more particularly to systems and methods for forming narrow trench structures in semiconductors.
The inexorable decrease of feature size, e.g., critical dimension, of modern semiconductor devices is increasing semiconductor density in a wide variety of types of semiconductor devices. However, conventional methods for fabricating trenches in semiconductors, for example, as commonly used in power semiconductors and memory semiconductors, e.g., dynamic random access memory, are challenged to construct ever-narrower trenches corresponding to such decreases in semiconductor process critical dimension. In addition, some semiconductor applications have power density and/or voltage requirements that mitigate against decreasing process dimensions.
Therefore, there is a need for systems and methods for narrow semiconductor trench structures.
Accordingly, systems and methods for narrow semiconductor trench structures are disclosed. In a first method embodiment, a method for forming a narrow trench comprises forming a first layer of insulating material on a substrate and creating a trench through the first layer of insulating material and into the substrate. A second insulating material is formed on the first layer and on exposed portions of the trench and the second insulating material is removed from the first layer of insulating material and the bottom of the trench. The trench is filled with an epitaxial material and the first layer of insulating material is removed. A narrow trench is formed by the removal of remaining portions of the second insulating material.
In accordance with another embodiment of the preset invention, a semiconductor device includes a trench characterized as having a width dimension of less than one tenth of the critical dimension of the semiconductor process used to manufacture the semiconductor device.
In accordance with another method embodiment of the preset invention, a first trench in a semiconductor substrate is formed. A first layer of material is applied adjacent to and parallel to an edge of the first trench. A second layer of material is applied adjacent to and parallel to an edge of the first layer of material. The first layer of material is removed while retaining the second layer of material to form a narrow trench.
Reference will now be made in detail to the various embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with these embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it will be recognized by one of ordinary skill in the art that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.
Conventional semiconductor processing techniques are generally unable to produce a vertical trench narrower, e.g., of less width, than the critical dimension (CD) of a semiconductor process. Usually, a minimum trench width is determined by the lithographic process capability.
Utilizing a process with a smaller critical dimension in order to create narrower trenches is not always commercially feasible. For example, at any given point in time there is a minimum process geometry available. Further, there are many cases in which an improved process geometry is prohibitively expensive for its beneficial return, but in which case narrower trenches would be advantageous none-the-less.
After formation of the trench 120, a second insulating film 115 is deposited or grown on all the exposed surfaces. For example, second insulating film 115 is deposited or grown on top of first insulating layer 110 and on the walls and bottom of trench 120.
It is to be appreciated that the removal of second insulating material 115 (
It is to be appreciated insulating material 115 can generally be formed to a thickness that is much thinner, e.g., smaller, than a critical dimension of a semiconductor process. Consequently, trenches formed in semiconductors in accordance with embodiments of the present invention can be thinner (narrower) than a critical dimension of the semiconductor process utilized to create the semiconductor. For example, prototype trenches of 200 Å to 300 Å wide have been constructed utilizing a 1.0-micron process. Simulation results predict that trenches less than about 100 Å wide may be fabricated in this manner. Such trenches can be excess of 1000 times smaller than the process critical dimension.
In 820, a trench is created through the first layer of insulating material and into the substrate. In 830, a second insulating material is formed on the first layer and on exposed portions of the trench.
In 840, the second insulating material is removed from the first layer of insulating material and the bottom of the trench, for example, via a blanket dry etching process.
In 850, the trench is filled with an epitaxial material, for example via a selective epitaxial growth process. In 860, the first layer of insulating material is removed, for example via a chemical mechanical polishing process.
In 870, a narrow trench is formed by the removal of the remaining portions of the second insulating material.
In optional 880, a high temperature anneal is conducted in a Hydrogen-ambient atmosphere to smooth the trench surface.
While the method of the embodiment illustrated in flow chart 800 shows specific sequences and quantity of operations, the present invention is suitable to alternative embodiments. For example, not all the operations provided for in the methods are required for the present invention. Furthermore, additional operations can be added to the operations presented in the present embodiment. Likewise, the sequences of operations can be modified depending upon the application.
In this novel manner, a narrow trench having a width very much less than a critical dimension of a semiconductor process can be formed. Such narrow trenches advantageously increase density of vertical channel semiconductors as well as beneficially decrease on resistance of such devices, e.g., in vertical power metal oxide semiconductors (MOSFETs).
Thus, embodiments in accordance with the present invention provide systems and methods for narrow semiconductor trench structures. Additionally, in conjunction with the aforementioned benefit, embodiments of the present invention provide systems and methods for narrow semiconductor trench structures that enable constructing trenches having a width very much less than a critical dimension of a semiconductor process. As a further benefit, in conjunction with the aforementioned benefits, systems and methods of narrow semiconductor trench structures are provided in a manner that is compatible and complimentary with existing semiconductor processing systems and manufacturing processes.
Embodiments in accordance with the present invention, narrow semiconductor trench structure, are thus described. While the present invention has been described in particular embodiments, it should be appreciated that the present invention should not be construed as limited by such embodiments, but rather construed according to the below claims.
This Application claims benefit of U.S. Provisional Patent Application Ser. No. 60/661,198, filed Mar. 11, 2005, to Chau et al., which is hereby incorporated herein by reference in its entirety. This is a Divisional Application of, and claims benefit to, co-pending U.S. patent application Ser. No. 11/373,630, filed Mar. 9, 2006, to Chau et al., which is hereby incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4131524 | Gieles | Dec 1978 | A |
4478655 | Nagakubo et al. | Oct 1984 | A |
4605919 | Wilner | Aug 1986 | A |
4660068 | Sakuma et al. | Apr 1987 | A |
4758531 | Beyer et al. | Jul 1988 | A |
4799990 | Kerbaugh et al. | Jan 1989 | A |
4835585 | Panousis | May 1989 | A |
4843025 | Morita | Jun 1989 | A |
4857986 | Kinugawa | Aug 1989 | A |
4939557 | Pao et al. | Jul 1990 | A |
5087586 | Chan et al. | Feb 1992 | A |
5182233 | Inoue | Jan 1993 | A |
5366914 | Takahashi et al. | Nov 1994 | A |
5602424 | Tsubouchi et al. | Feb 1997 | A |
5814858 | Williams | Sep 1998 | A |
5963822 | Saihara et al. | Oct 1999 | A |
5965904 | Ohtani et al. | Oct 1999 | A |
6059981 | Nakasuji | May 2000 | A |
6153896 | Omura et al. | Nov 2000 | A |
6180966 | Kohno et al. | Jan 2001 | B1 |
6245615 | Noble et al. | Jun 2001 | B1 |
6359308 | Hijzen et al. | Mar 2002 | B1 |
6373100 | Pages et al. | Apr 2002 | B1 |
6436791 | Lin et al. | Aug 2002 | B1 |
6483171 | Forbes et al. | Nov 2002 | B1 |
6495883 | Shibata et al. | Dec 2002 | B2 |
6580154 | Noble et al. | Jun 2003 | B2 |
6605843 | Krivokapic et al. | Aug 2003 | B1 |
6621132 | Onishi et al. | Sep 2003 | B2 |
6630389 | Shibata et al. | Oct 2003 | B2 |
6710403 | Sapp | Mar 2004 | B2 |
6903393 | Ohmi et al. | Jun 2005 | B2 |
6919610 | Saitoh et al. | Jul 2005 | B2 |
6924198 | Williams et al. | Aug 2005 | B2 |
6960821 | Noble et al. | Nov 2005 | B2 |
6967112 | Maa et al. | Nov 2005 | B2 |
6995439 | Hill et al. | Feb 2006 | B1 |
7217606 | Forbes et al. | May 2007 | B2 |
7348244 | Aoki et al. | Mar 2008 | B2 |
7361952 | Miura et al. | Apr 2008 | B2 |
7663195 | Ohmi et al. | Feb 2010 | B2 |
7928518 | Ohmi et al. | Apr 2011 | B2 |
8409954 | Chau et al. | Apr 2013 | B2 |
20010026006 | Noble et al. | Oct 2001 | A1 |
20020104988 | Shibata et al. | Aug 2002 | A1 |
20020155685 | Sakakibara | Oct 2002 | A1 |
20030008483 | Sato et al. | Jan 2003 | A1 |
20030073271 | Birner et al. | Apr 2003 | A1 |
20030082873 | Zambrano | May 2003 | A1 |
20030102564 | Darwish | Jun 2003 | A1 |
20040155287 | Omura et al. | Aug 2004 | A1 |
20040161886 | Forbes et al. | Aug 2004 | A1 |
20040185665 | Kishimoto et al. | Sep 2004 | A1 |
20040198003 | Yeo et al. | Oct 2004 | A1 |
20050026369 | Noble et al. | Feb 2005 | A1 |
20050029585 | He et al. | Feb 2005 | A1 |
20050079678 | Verma et al. | Apr 2005 | A1 |
20050224890 | Bernstein et al. | Oct 2005 | A1 |
20050250276 | Heath et al. | Nov 2005 | A1 |
20050253193 | Chen et al. | Nov 2005 | A1 |
20050277278 | Maleville et al. | Dec 2005 | A1 |
20060046419 | Sandhu et al. | Mar 2006 | A1 |
20060081919 | Inoue et al. | Apr 2006 | A1 |
20060091456 | Montgomery | May 2006 | A1 |
20060108635 | Bhalla et al. | May 2006 | A1 |
20060128100 | Aoki et al. | Jun 2006 | A1 |
20060138538 | Ohmi et al. | Jun 2006 | A1 |
20060292825 | Lerner | Dec 2006 | A1 |
20070034911 | Kao | Feb 2007 | A1 |
20070048966 | Chau et al. | Mar 2007 | A1 |
20080099344 | Basol et al. | May 2008 | A9 |
20080157281 | Chau et al. | Jul 2008 | A1 |
20090104751 | Chau et al. | Apr 2009 | A1 |
20100032857 | Izadnegahdar et al. | Feb 2010 | A1 |
20100072519 | Ohmi et al. | Mar 2010 | A1 |
Number | Date | Country |
---|---|---|
0238749 | Oct 1986 | EP |
0354449 | Feb 1990 | EP |
1628337 | Feb 2006 | EP |
58100441 | Jun 1983 | JP |
58-168258 | Oct 1983 | JP |
58-197839 | Nov 1983 | JP |
61022630 | Jan 1986 | JP |
61-256739 | Nov 1986 | JP |
62-298130 | Dec 1987 | JP |
62298130 | Dec 1987 | JP |
63284832 | Nov 1988 | JP |
S63291449 | Nov 1988 | JP |
401008672 | Jan 1989 | JP |
02-035736 | Feb 1990 | JP |
02-058248 | Feb 1990 | JP |
S63-284832 | Nov 1998 | JP |
2002231945 | Aug 2002 | JP |
2004056003 | Feb 2004 | JP |
2004146626 | May 2004 | JP |
2004356114 | Dec 2004 | JP |
1020040036958 | Apr 2004 | KR |
2004105116 | Dec 2004 | WO |
2006058210 | Jun 2006 | WO |
Entry |
---|
Application As Filed; U.S. Appl. No. 11/373,630; The-Tu Chau; et al., filed Feb. 13, 2008. |
Nakamura et al., Effects of Selecting Channel Direction in Improving Performance of Sub-100nm MOSFETs Fabricated on (110) Surface Si Substrate, Japanese Journal of Applied Physics, vol. 43, No. 4B, Apr. 2004, pp. 1723-1728. cited by applicant. |
Peter Van Zant, Microchip Fabrication, 2000, McGraw-Hill Publication, Fourth Edition, p. 32. |
Number | Date | Country | |
---|---|---|---|
20090104751 A1 | Apr 2009 | US |
Number | Date | Country | |
---|---|---|---|
60661198 | Mar 2005 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11373630 | Mar 2006 | US |
Child | 12030809 | US |