Claims
- 1. An integrated circuit comprising:a semiconductor substrate comprising an n-well and a p-well, wherein said n-well is laterally displaced from said p-well; a dielectric layer formed on an upper surface of said semiconductor substrate, wherein said dielectric layer comprises a distribution of a nitrogen bearing molecule; a first and a second gate structure formed on said dielectric layer over a first and a second channel region of said p-well and said n-well respectively, wherein said first and second gate'structures include a nitrogen bearing impurity distribution, and wherein said dielectric layer extends beyond the lateral boundaries of the first and second gate structures and wherein said dielectric layer is continuously arranged to form the gate dielectrics of the first and second gate structures; a first source/drain impurity distribution substantially contained within a first pair of source/drain regions laterally displaced on either side of said first channel region, wherein said first source/drain impurity distribution comprises ions selected from the group consisting of phosphorous and arsenic, and further wherein a peak impurity concentration of said first source/drain impurity distribution is greater than approximately 1×1019 atoms/cm3; and a second source/drain impurity distribution substantially contained within a second pair of source/drain regions laterally displaced on either side of said second channel region, wherein said second source/drain impurity distribution comprises boron ions, and further wherein a peak impurity concentration of said second source/drain impurity distribution is greater than approximately 1×1019 atoms/cm3.
- 2. The integrated circuit of claim 1 wherein said semiconductor substrate comprises silicon.
- 3. The integrated circuit of claim 1 wherein said dielectric layer comprises a thermal oxide and further wherein a thickness of said dielectric layer is less than approximately 50 angstroms.
- 4. The integrated circuit of claim 1 wherein said first and second gate structures comprise polysilicon.
- 5. The integrated circuit of claim 4 wherein a sheet resistivity of said polysilicon is less than approximately 500 Ω/square.
- 6. The integrated circuit of claim 1, wherein said dielectric layer is continuously arranged between the lateral boundaries of said first and said second gate structure.
- 7. The integrated circuit of claim 1, further comprising a first pair and a second pair of spacer structures adjacent to and laterally extending from sidewalls of said first and said second gate structures respectively, wherein said dielectric layer extends laterally beneath said first and said second pair of spacer structures.
- 8. The integrated circuit of claim 7, wherein said first and said second pairs of spacer structures are substantially free of nitrogen.
- 9. The integrated circuit of claim 1, wherein a bottom surface of said dielectric layer is formed upon and is coplanar with said upper surface of said semiconductor substrate.
Parent Case Info
This application is a Division of application Ser. No. 08/763,240, filed Dec. 10, 1996, now U.S. Pat. No. 5,783,469.
US Referenced Citations (14)
Non-Patent Literature Citations (1)
| Entry |
| Kuroi, et al., “Novel NICE (Nitrogen Implantation into CMOS Gate Electrode and Source-Drain) Structure for High Reliability and High Performance 0.25 μm Dual Gate CMOS,” IEDM 1993, pp. 13.2.1-13.2.4. |