Claims
- 1. A test circuit for a digital logic system, the digital logic system having a plurality of I/O pins and a plurality of logic nodes, each logic node having a logic state, the test circuit comprising:
- a test data output port;
- a boundary scan shift register interposed between the plurality of I/O pins and the test data output port; and
- an internal test-data shift register interposed between the plurality of logic nodes and the test data output port, the internal test-data shift register captures internal logic states while the digital logic system operates at a normal operating frequency.
- 2. The test circuit as in claim 1, wherein the boundary scan shift register comprises a first plurality of sample latches, each sample latch having a latch input coupled to one of the plurality of I/O pins, the first plurality of sample latches serially connected to form the boundary scan register.
- 3. The test circuit as in claim 2, wherein the internal test-data shift register comprises a second plurality of sample latches, each sample latch having a latch input coupled to one of the plurality of logic nodes, the second plurality of sample latches serially connected to form the internal test-data shift register.
- 4. The test circuit as in claim 3, further comprising:
- an update signal connected to each of the second plurality of sample latches, wherein each sample latch latches the logic state at its input at an operating frequency when the update signal is asserted; and
- a shift clock connected to each of the second plurality of sample latches, wherein the internal test-data shift register serially shifts one of the latched logic states out the test data output port during each cycle of the shift clock.
CROSS REFERENCE TO RELATED APPLICATION
This is a continuation of application Ser. No. 08/137,442 filed on Oct. 15, 1993, now abandoned.
US Referenced Citations (4)
Non-Patent Literature Citations (2)
Entry |
Pereira et al., "Pipelined TSPC barrel shifter with scan test facilities for VLSI implementation of high speed DSP applications"; IEEE, 1992; Periodical: EURO ASIC pp. 405-466. |
Josephson et al., "Test Features of HP PA7100LC processor"; IEEE conference paper; 17-21 Oct., 1993 pp. 764-772. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
137442 |
Oct 1993 |
|