Claims
- 1. A high power high temperature superconductive circuit for passing current comprising a first substrate having a base and a top, said base having a first ground plane thereon, said circuit having an input and an output, said top containing at least one groove and said circuit comprising at least one corresponding non-etched wafer comprising high temperature superconductive material, said at least one groove and said at least one wafer having a respective size and location so that a respective wafer is located in a corresponding groove with each wafer functioning as a respective microwave component when said current passes through said circuit.
- 2. A circuit as claimed in claim 1 wherein each wafer comprises a respective thin film of high temperature superconductive material affixed to at least a partial thickness of a corresponding second substrate and each groove has a respective depth to receive the corresponding wafer so that an upper surface of said respective second substrate forming part of said corresponding wafer is substantially flush with an said top of said first substrate immediately adjacent to said wafer when said wafer has been inserted fully into said groove.
- 3. A circuit as claimed in any one of claims 1 or 2 wherein each groove is a blind groove.
- 4. A circuit as claimed in claim 2 wherein each groove extends through said first substrate and through the first ground plane beneath said first substrate and each corresponding wafer includes said respective second substrate beneath said corresponding thin film of high temperature superconductive material and a respective second ground plane beneath said corresponding second substrate when the corresponding wafer is in an upright position.
- 5. A circuit as claimed in any one of claims 1, 2 or 4 wherein the input and output are comprised of wafers respectively comprising high temperature superconductive material located in corresponding grooves of said first substrate.
- 6. A circuit as claimed in any one of claims 1, 2 or 4 wherein the input and output are comprised of a respective thin film of gold.
- 7. A circuit as claimed in any one of claims 1, 2 or 4 wherein the input and output are comprised of respective metallized thin films.
- 8. A circuit as claimed in any one of claims 1, 2 or 4 wherein the respective wafers are resonators.
- 9. A circuit as claimed in any one of claims 1, 2 or 4 wherein the respective wafers are comprised of a corresponding ceramic material that becomes superconductive at cryogenic temperature.
- 10. A circuit as claimed in any one of claims 1, 2 or 4 wherein said at least one groove includes at least three grooves and said at least one wafer includes at least three corresponding wafers on said first substrate.
- 11. A circuit as claimed in any one of claims 1, 2 or 4 wherein said at least one groove comprises a plurality of grooves and said at least one wafer comprises a corresponding plurality of wafers.
- 12. A circuit as claimed in any one of claims 1, 2 or 4 wherein there is at least one first wafer and at least one corresponding first groove and at least two second wafers and at least two corresponding second grooves, said at least one first wafer in said at least one groove being a resonator of said circuit and said at least two second wafers in said at least two second grooves being of a size which is smaller in size than a size associated with said at least one first wafer and comprising the input and the output of said circuit.
- 13. A circuit as claimed in claim 1 wherein an adhesive is located to retain said respective wafers in said corresponding grooves and said circuit is located in a housing.
- 14. A circuit as claimed in claim 13 wherein the adhesive is an epoxy.
- 15. A method of constructing a high power high temperature superconductive circuit having a first substrate with a base and a top, said base having a first ground plane thereon, said method comprising the steps of forming a plurality of grooves in said top, sizing and locating each groove to receive a corresponding wafer comprising high temperature superconductive material, selecting wafers which have been manufactured by a non-etched process, shaping each wafer to fit within a corresponding groove, placing a respective wafer in a corresponding groove, affixing each wafer to the corresponding groove with a suitable adhesive, adding an input and an output to the circuit either before or after the wafers are placed in said grooves, arranging said wafers in relation to said input and said output to function as resonators when said circuit is operational.
- 16. A method as claimed in claim 15 including the steps of forming the corresponding wafer so that the respective wafer has a depth of a second substrate beneath the respective wafer, forming each groove to receive the corresponding wafer so that a top of said respective second substrate on the corresponding wafer is substantially flush with a top of said first substrate on said circuit.
- 17. A method as claimed in claim 15 including the steps of constructing a source of respective wafers by forming a thin film of superconductive material on a second substrate, said second substrate having a second ground plane on a lower surface thereof, dicing said source to create respective wafers of appropriate size, said respective wafers including said thin film of high temperature superconductive material, a layer of the second substrate and a part of the second ground plane on a lower surface of said part of said second substrate, forming a high temperature superconductive circuit on the first substrate having a first ground plane on a lower surface thereof, forming a thin film of gold on an upper surface of said first substrate and etching said thin film of gold to form an input and an output, cutting grooves into said first substrate, said grooves being cut entirely through said first substrate and first ground plane to correspond in size and shape to said respective wafers, inserting one of said respective wafers in each of said grooves respectively, affixing said wafers in said grooves using an adhesive.
Parent Case Info
This Appln claims the benefit of Provisional No. 60/040,400 filed Mar. 11, 1997.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5334958 |
Babbitt et al. |
Aug 1994 |
|
5479139 |
Koscica et al. |
Dec 1995 |
|
5703020 |
Das |
Dec 1997 |
|
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/040400 |
Mar 1997 |
US |