Claims
- 1. A method of testing an internal block of an integrated circuit comprising:
initiating a test mode; in the test mode, testing an internal block of an integrated circuit under a first operating condition by setting a selected operating parameter to a value emulating operation of the internal block under a second operating condition to detect potential failure of the internal block under the second operating condition; and selectively outputting a test signal from a selected pin of the integrated circuit in the test mode indicative of the operation of the internal block, wherein the selected pin is utilized for exchanging another signal when the integrated circuit is in another operating mode.
- 2. The method of claim 1, wherein initiating the test mode comprises internally initiating the test mode automatically in response to a selected state of the integrated circuit.
- 3. The method of claim 2, wherein the test mode is initiated automatically in response to a power-up state of the integrated circuit.
- 4. The method of claim 1, further comprising determining the value by determining a value corresponding to expected operation of the internal block under the another operating condition.
- 5. The method of testing of claim 1, wherein the selected operating parameter comprises a bias current.
- 6. The method of testing of claim 1, wherein the stress comprises a deviation in operating temperature from nominal.
- 7. The method of testing of claim 1, wherein the stress comprises a worst case operating temperature.
- 8. The method of testing of claim 1, further comprising modulating a current to the integrated circuit in response to detecting a potential failure of the internal block under the stress.
- 9. The method of testing of claim 1, testing the integrated circuit to detect potential failures of the internal block under stress comprises observing an offset voltage at a selected node coupled to the internal block.
- 10. The method of testing of claim 1, wherein the internal block comprises one of a plurality of internal blocks of the integrated circuit and a selected parameter of each of the plurality of blocks is varied to a predicted value to emulate operating conditions under stress.
- 11. An integrated circuit comprising:
an internal circuit operating in response to a bias current; a bias current generator for selectively varying the bias current by an amount predicted to emulate operation of the internal circuit under a selected stress condition in a test mode; and test circuitry for testing the operation of the internal circuit with the varied bias current, the test circuitry including circuitry for selectively outputting a test signal from a selected pin of the integrated circuit in the test mode indicative of the operation of internal circuit, wherein the selected pin is utilized for exchanging another signal when the integrated circuit is in another operating mode.
- 12. The integrated circuit of claim 11, further comprising circuitry for internally initiating the test mode automatically in response to a selected state of the integrated circuit.
- 13. The integrated circuit of claim 12, wherein the selected state of the integrated circuit is power-up.
- 14. The integrated circuit of claim 11, wherein the test circuitry comprises a state machine operable to control variation of the bias current by the bias current generator during stress mode testing.
- 15. The integrated circuit of claim 14, wherein the state machine is further operable to maintain the bias current at a nominal value during normal mode testing.
- 16. The integrated circuit of claim 11, wherein the bias current generator comprises a first current mirror for generating a base bias current to the internal block and a second current mirror to step the base bias current by the predicted amount.
- 17. The integrated circuit of claim 11, wherein the test circuitry observes an offset voltage at a test node associated with the internal circuitry.
- 18. The integrated circuit of claim 11, wherein the internal circuit comprises a selected stage in a multiple-stage device and the bias current generator is operable to selectively independently vary bias currents to selected stages in the multiple stage device.
- 19. An amplifier comprising:
a plurality of stages each operating in response to a corresponding bias current; a bias current generator operable during a first mode to provide the corresponding bias currents to the plurality of stages and to selectively vary the corresponding bias currents during a second mode to emulate operating stress; and test circuitry for observing selected nodes between the plurality of stages in the second mode, the test circuitry automatically initiating the second mode in response to a state of the amplifier.
- 20. The amplifier of claim 19, wherein the test circuitry selectively varies a supply current to the amplifier in the second mode to represent a test result indicative of the operation of the plurality of stages.
- 21. The amplifier of claim 19, wherein the bias current generator selectively varies the corresponding bias currents by selected amounts predicted to emulate operations of the plurality of stages under the operating stress.
- 22. The amplifier of claim 19, wherein the first mode comprises a normal operating mode and the second mode comprises a test mode.
- 23. The amplifier of claim 19, wherein the first mode comprises a normal test mode and the second mode comprises a stress test mode.
- 24. The amplifier of claim 19, wherein the test circuitry is operable to observe an offset voltage at the selected nodes.
- 25. A method of testing an internal block of an integrated circuit comprising:
determining a test limit for an operating parameter of an internal block operating under an operating condition; automatically internally initiating a test mode for testing the internal block; and testing the integrated circuit in the test mode under another operating condition to determine if the selected operating parameter exceeds the test limit.
- 26. The method of claim 25 wherein determining the test limit comprises determining an expected limit for the operating parameter for the internal block operating under a stress operating condition.
- 27. The method of testing of claim 25, wherein the selected operating parameter is an offset voltage of the internal block.
- 28. The method of testing of claim 25, wherein the another operating parameter is a bias current to the internal block.
- 29. The method of testing of claim 25, wherein predicting a value limit comprises predicting a range of values of the selected operating parameter corresponding to proper operation of the internal block under the stress.
- 30. The method of testing of claim 25, wherein predicting a value limit under the stress comprises predicting a value limit on the selected operating parameter under selected temperature conditions.
CROSS REFERENCE TO RELATED APPLICATION
[0001] This application for patent is a continuation in part of the following application for patent:
[0002] Pending U.S. patent application Ser. No. 10/027,187 (Attorney Docket No. 1248-CIC [2836-P176US]) filed Dec. 20, 2001 by inventors Kejariwal, Ammisetti, Thomsen and Melanson and entitled “NON-INVASIVE, LOW PIN COUNT TEST CIRCUITS AND METHODS”, currently pending.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
10027187 |
Dec 2001 |
US |
Child |
10464212 |
Jun 2003 |
US |