Bhandarkar, D. et al., “Performance Characterization of the Pentium Pro Processor”, Proceedings of the Third International Symposium on High-Performance Computer Architecture, San Antonio, TX,(Feb. 1-5, 1997),pp. 288-297. |
Burger, D., “The SimpleScalar Tool Set, Version 2.0”, University of Wisconsin-Madison Computer Sciences Department Technical Report #1342, (Jun. 1997),pp.1-21. |
Carlson, R., et al., “VRP Simulator”, http://www.ece.orst.edu/˜sllu/cfpp/vrpsim/docs/vrpsim.html, (Apr. 1996), 12 P. |
Childers, B. R., et al., “A Design Environment for Counterflow Pipeline Synthesis”, ACM Sigplan Workshop Proceedings on Languages, Compilers, and Tools for Embedded Systems, Montreal, Canada,(June 19-20, 1998),pp. 223-234. |
Childers, B.R., et al., “Application-Specific Pipelines for Exploiting Instruction-Level Parallelism”, University of Virginia Computer Science Technical Report No.CS-98-14, (May 1, 1998), 10 p. |
Childers, B. R., et al., “Automatic Counterflow Pipeline Synthesis”, University of Virginia Computer Science Technical Report No. CS-98-01, (Jan. 1998),6 p. |
Childers, B. R., et al., “Synthesis of Application-Specific Counterflow Pipelines”, Department of Computer Science Slides of the Workshop on the Interaction between Compilers and Computer Architecutre, San Jose, CA,(Feb. 4, 1996),5 p. |
Janik, Kenneth J., et al., “Advances of the Counterflow Pipeline Microarchitecture”, IEEE Computer Soc. Press—Proceedings of the Third International Symposium on High-Performance Computer Architecture, (1997), 7 p. |
Janik, K. J., et al., “Synchronous Implementation of a Counterflow Pipeline Processor”, Proceedings of the 1996 International Symposium on Circuits and Systems, 4, (May 12-15, 1996),6 p. |
Jones, M.D., “A New Approach to Microprocessors”, http://lal.cs.byu.edu/people/jones/latex/sproull.html/sproull.html.html, (1994),pp. 1-17. |
Jones, Michael D., “Future Computer Plumbing”, Insight, 10(1), (1994),pp. 50-61. |
Josephs, M. B. et al., “Formal design of an asynchronous DSP counterflow pipeline: a case study in Handshake Algebra”, Proceedings of the International Symposium on Advanced Research in Asynchronous Circuits and Systems, Salt Lake City, Utah,(Nov. 3-5, 1994),pp. 206-215. |
Korver, “Asynchronous implementation of the SCPP-A counterflow pipelined processor”, 287-294 Sep. 1996. |
Lo, J. L., et al., “Converting Thread-Level Parallelism to Instruction-Level Parallelism via Simultaneous Multithreading”, ACM Transactions on Compuater Systems, 15 (3), (Aug. 1997),pp. 322-354. |
Miller, et al., “Non-Stalling Counterflow Architecture”, (Feb., 1998),334-341. |
Smith, J. E., et al., “The Microarchitecture of Superscalar Processors”, Proceedings of the IEEE, 83 (12), (Dec. 1995),pp. 1609-1624. |
Sproull, Robert F., et al., “The Counterflow Pipeline Processor Architecture”, IEEE Design & Test of Computers, vol. 11, No. 5, (Fall 1994), pps. 48-59. |
Werner, “Asynchronous Processor Survey”, IEEE, (Nov. 1997), 67-76. |
Werner, et al., “Counterflow Pipeline Based Dynamic Instruction Scheduling”, IEEE, 69-79. |
Yakovlev, A. , “Designing Control Logic for Counterflow Pipeline Processor Using Petri Nets”, University of Newcastle upon Tyne Technical Report No. 522, (May 3, 1995), pp. 1-24. |