Bhandarkar, D., et al., “Performance Characterization of the Pentium Pro Processor”, Proceedings of the Third International Symposium on High-Performance Computer Architecture, San Antonio, TX, pp. 288-297, (Feb. 1-5, 1997). |
Burger, D., et al., “The SimpleScalar Tool Set, Version 2.0”, University of Wisconsin-Madison Computer Sciences Department Technical Report #1342, pp. 1-21, (Jun. 1997). |
Carlson, R., et al., “VRP Simulator”, http://www.ece.orst.edu/, sllu/cfpp/vrpsim/docs/vrpsim.html, (12 p.) No Date. |
Childers, B.R., et al., “A Design Environment for Counterflow Pipeline Synthesis”, ACM Sigplan Workshop Proceedings on Languages, Compliers, and Tools for Embedded Systems, Montreal, Canada, pp. 223-234, (Jun. 19-20, 1998). |
Childers, B.R., et al., “Application-Specific Pipelines for Exploiting Instruction-Level Parallelism”, University of Virginia Computer Science Technical Report No. CS-98-14, 10 p., (May 1, 1998). |
Childers, B.R., et al., “Automatic Counterflow Pipeline Synthesis”, University of Virginia Computer Science Technical Report No. CS-98-01, 6 p., (Jan. 1998). |
Childers, B.R., et al., “Synthesis of Application-Specific Counterflow Pipelines”, Department of Computer Science Slides of the Workshop on the Interaction between Compilers and Computer Architecture, San Jose, CA, 5 p., (Feb. 4, 1996). |
Janik, K.J. et al., “Advances of the Counterflow Pipeline Microarchitecture”, IEEE Computer Soc. Press—Proceedings of the Third International Symposium on High-Performance Computer Architecture, 7 p., (1997). |
Janik, K.J. et al., “Synchronous Implementation of a Counterflow Pipeline Processor”, Proceedings of the 1996 International Symposium on Circuits and Systems, 4, 6 p., (May 12-15, 1996). |
Jones, M.D., “A New Approach to Microprocessors”, http://lal.cs.byu.edu/people/jones/latex/sproull.html.sproull.html.html, pp. 1-17, (1994). |
Jones, M.D., “Future Computer Plumbing”, Insight, 10 (1), pp. 50-61, (1994). |
Josephs, M.B., et al., “Formal design of an asynchronous DSP counterflow pipeline: a case study in Handshake Algebra”, Proceedings of the International Symposium on Advanced Research in Asynchronous Circuits and Systems, Salt Lake City, Utah, pp. 206-215, (Nov. 3-5, 1994). |
Lo, J.L., et al., “Converting Thread-Level Parallelism to Instruction-Level Parallelism via Simultaneous Multithreading”, ACM Transactions on Compuater Systems, 15 (3), pp. 322-354, (Aug. 1997). |
Miller, et al., “Non-Stalling Counterflow Architecture”, 334-341, (Feb., 1998). |
Smith, J.E., et al., “The Microarchitecture of Superscaler Processors”, Proceedings of the IEEE, 83 (12), pp. 1609-1624, (Dec. 1995). |
Sproull, R.F., et al., “The Counterflow Pipeline Processor Architecture”, IEEE Design & Test of Computers, vol. 11, No. 5, pp. 48-59, (Fall 1994). |
Werner, “Asynchronous Processor Survey”, IEEE, 67-76, (Nov. 1997). |
Werner, et al., “Counterflow Pipeline Based Dynamic Instruction Scheduling”, IEEE, 69-79, No Date. |
Yakovlev, A., “Designing Control Logic for Counterflow Pipeline Processor Using Petri Nets”, University of Newcastle upon Tyne Technical Report No. 522, pp. 1-24, (May 3, 1995). |