Claims
- 1. A memory device comprising:a substrate; and a plurality of memory cells in said substrate arranged in rows and columns to define a matrix of memory cells, each memory cell comprising a floating gate defined by a stacked structure comprising a first dielectric layer, and a first conducting layer isolated from said substrate by the first dielectric layer, at least one trench in said substrate adjacent said floating gate, a second dielectric layer in said at least one trench, and conductive extensions contacting said first conducting layer of said floating gate and extending laterally outwardly therefrom over adjacent portions of said second dielectric layer, said conductive extensions having upper surface portions being substantially coplanar with adjacent upper surface portions of said first conducting layer of said floating gate, said conductive extensions having a thickness substantially equal to a thickness of said first conducting layer of said floating gate.
- 2. A memory device according to claim 1, wherein said conductive extensions each comprises a second conducting layer; and wherein said first and second conducting layers each comprises polysilicon.
- 3. A memory device according to claim 1, wherein said first and second dielectric layers each comprises oxide.
- 4. A memory device according to claim 1, wherein said at least one trench has sloping sidewalls.
- 5. A memory device according to claim 4, wherein an angle of the sloping sidewalls is in a range of about 60 to 90 degrees with respect to said substrate.
- 6. An integrated circuit comprising:a semiconductor substrate; and a plurality of memory cells in said semiconductor substrate arranged in rows and columns to define a matrix of memory cells, each memory cell comprising a floating gate defined by a stacked structure comprising a first dielectric layer, and a first conducting layer isolated from said semiconductor substrate by the first dielectric layer, at least one trench in said semiconductor substrate adjacent said floating gate and having sloping sidewalls, a second dielectric layer in said at least one trench, and conductive extensions contacting said first conducting layer of said floating gate and extending laterally outwardly therefrom over adjacent portions of said second dielectric layer, said conductive extensions having upper surface portions being substantially coplanar with adjacent upper surface portions of said first conducting layer of said floating gate, said conductive extensions having a thickness substantially equal to a thickness of said first conducting layer of said floating gate.
- 7. An integrated circuit according to claim 6, wherein said conductive extensions each comprises a second conducting layer; and wherein said first and second conducting layers each comprises polysilicon.
- 8. An integrated circuit according to claim 6, wherein said first and second dielectric layers each comprises oxide.
- 9. An integrated circuit according to claim 6, wherein an angle of the sloping sidewalls is in a range of about 60 to 90 degrees with respect to said semiconductor substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
MI2000A1567 |
Jul 2000 |
IT |
|
Parent Case Info
This application is a divisional of Ser. No. 09/900,501 filed on Jul. 6, 2001, now U.S. Pat. No. 6,537,879 the disclosure of which is hereby incorporated by reference in its entirety.
US Referenced Citations (4)