Claims
- 1. A contacted array configuration of non-volatile memory cells, each cell comprising:a semiconductor substrate including a source region and a drain region with a channel region therebetween; a floating gate of a conductive material at least partially extending over a first portion of said channel region; a control gate of a conductive material at least partially extending over a second portion of the channel region; and an additional program gate of a conductive material at least partially overlapping said floating gate and being capacitively coupled through a dielectric layer to said floating gate, wherein at least a portion of the control gate is positioned between at least a portion of the floating gate and at least a portion of the channel.
- 2. A non-volatile memory cell according to claim 1, wherein at least a portion of the floating gate is positioned between at least a portion of the control gate and at least a portion of the program gate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
98870108 |
May 1998 |
EP |
|
Parent Case Info
This application claims the benefit of Provisional application Ser. No. 60/058,279, filed Sep. 9, 1997.
PCT Information
Filing Document |
Filing Date |
Country |
Kind |
PCT/BE98/00134 |
|
WO |
00 |
Publishing Document |
Publishing Date |
Country |
Kind |
WO99/13513 |
3/18/1999 |
WO |
A |
US Referenced Citations (7)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0 326 465 |
Aug 1989 |
EP |
0 762 429 |
Mar 1997 |
EP |
94 15363 |
Jul 1994 |
WO |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/058279 |
Sep 1997 |
US |