Claims
- 1. A semiconductor device comprising:
a substrate region; a source region formed in the substrate region; a drain region formed in the substrate region and separated from the source region by a channel region; a first gate overlaying a first portion of the channel and separated therefrom via a first insulating layer; and a second gate overlaying a second portion of the channel and separated therefrom via a second insulating layer; wherein said first portion of the channel and said second portion of the channel do not overlap.
- 2. The semiconductor device of claim 1 wherein said first insulating layer is an oxide layer.
- 3. The semiconductor device of claim 2 wherein said second insulating layer further comprises a first oxide layer formed over said channel region, a first nitride layer formed over said first oxide layer of the second insulating region, and a second oxide layer formed over said first nitride layer.
- 4. The semiconductor device of claim 3 wherein said first oxide layer of the first insulating layer is thinner than the first oxide layer of the second insulating layer.
- 5. The semiconductor device of claim 3 wherein said first oxide layer of the first insulating layer is thicker than the first oxide layer of the second insulating layer.
- 6. The semiconductor device of claim 4 wherein said first gate extends partially over the second gate.
- 7. The semiconductor device of claim 5 wherein said second gate extends partially over the second gate.
- 8. The semiconductor device of claim 6 wherein said device is programmed by applying a first voltage between the second gate and the substrate region, a second voltage between the first gate and the substrate region, and a third voltage between the source and the drain regions, said applied voltages causing electrons to be trapped in the nitride layer due to hot electron injection.
- 9. The semiconductor device of claim 8 wherein said electrons are trapped near the source region of the semiconductor device.
- 10. The semiconductor device of claim 9 wherein a channel connecting the source region to the drain region is formed in the substrate region while the device is being programmed.
- 11. The semiconductor device of claim 8 wherein said programmed device is erased by applying a fourth voltage to the control gate, a fifth voltage to the drain region and floating the guiding gate, said applied voltages causing the electrons trapped in nitride layer to tunnel to the substrate region or causing holes be trapped in the nitride layer to neutralize the trapped electrons.
- 12. The semiconductor device of claim 8 wherein said programmed device is erased by applying a fourth voltage to the control gate, a fifth voltage to the drain region and applying one of zero and negative voltage to the guiding gate, said applied voltages causing the electrons trapped in nitride layer to tunnel to the substrate region or causing holes be trapped in the nitride layer to neutralize the trapped electrons.
- 13. The semiconductor device of claim 7 wherein said device is programmed by applying a first voltage between the second gate and the substrate region, a second voltage between the first gate and the substrate region, and a third voltage between the source and the drain regions, said applied voltages causing electrons to be trapped in the nitride layer due to hot electron injection.
- 14. The semiconductor device of claim 13 wherein said electrons are trapped near the source region of the semiconductor device.
- 15. The semiconductor device of claim 14 wherein a channel connecting the source region to the drain region is formed in the substrate region while the device is being programmed.
- 16. The semiconductor device of claim 13 wherein said programmed device is erased by applying a fourth voltage to the control gate, a fifth voltage to the drain region and floating the guiding gate, said applied voltages causing the electrons trapped in nitride layer to tunnel to the substrate region or causing holes be trapped in the nitride layer to neutralize the trapped electrons.
- 17. The semiconductor device of claim 1 wherein said substrate region is a p-type region formed in a n-well region.
CROSS-REFERENCES TO RELATED APPLICATIONS
[0001] The present application claims benefit of the filing date of U.S. provisional application No. 60/366,046 filed on Mar. 19, 2002, entitled “Integrated RAM and NonVolatile DRAM Memory Cell Method And Structure,” the entire content of which is incorporated herein by reference.
[0002] The present application is related to copending application Ser. NO. ______, entitled “Non-Volatile Dynamic Random Access Memory,” Attorney Docket No. 021801-2.20US, filed contemporaneously herewith, assigned to the same assignee, and incorporated herein by reference in its entirety.
Provisional Applications (1)
|
Number |
Date |
Country |
|
60366046 |
Mar 2002 |
US |