Claims
- 1. A nonvolatile memory system comprising:a control device; and a plurality of nonvolatile memory devices each of which has a plurality of memory cells and a plurality of data latches; wherein said control device supplies a plurality of commands to said nonvolatile memory devices, which commands comprise a write command, a first read command and a second read command, wherein, when said control device supplies said write command with write address information and data for storing in said nonvolatile memory device, said nonvolatile memory device stores data to said data latches, stores said data in said data latches to ones of said memory cells and verifies whether said write data has been stored in said memory cells or not, wherein, when said control device supplies said first read command with read address information, said nonvolatile memory device reads data stored in ones of said memory cells to said data latches and outputs said data in said data latches to said control device, and wherein, when said control device supplies said second read command, said nonvolatile memory device outputs data in said data latches to said control device.
- 2. A nonvolatile memory system according to claim 1,wherein, in an operation of said write command, said nonvolatile memory device supplies information to said control device as to whether the data storing is a success or a failure, and wherein said control device is capable of supplying said second read command when said control device is supplied with said information indicating the data storing being a failure.
- 3. A nonvolatile memory system according to claim 2,wherein said control device is capable of supplying said write command and received data from said nonvolatile memory device by said second read command to another nonvolatile memory device.
- 4. A nonvolatile memory system according to claim 2,wherein said control device is capable of supplying said write command with address information different from said write address information and received data from said nonvolatile memory device by said second read command.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-32776 |
Feb 1998 |
JP |
|
Parent Case Info
This is a continuation of application Ser. No. 10/011,723, filed Dec. 11, 2001 now U.S. Pat No. 6,507,520, which is a continuation of Serial No. 09/539,633, filed Mar. 30, 2000 (now U.S. Pat. No. 6,233,174), which is a continuation application of Ser. No. 09/250,157, filed on Feb. 16, 1999 (now U.S. Pat. No. 6,046,936), the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (8)
Number |
Name |
Date |
Kind |
5570315 |
Tanaka et al. |
Oct 1996 |
A |
5602789 |
Endoh et al. |
Feb 1997 |
A |
5761122 |
Nakamura et al. |
Jun 1998 |
A |
5768191 |
Choi et al. |
Jun 1998 |
A |
5870218 |
Jyouno et al. |
Feb 1999 |
A |
5982667 |
Jyouno et al. |
Nov 1999 |
A |
6222763 |
Sato et al. |
Apr 2001 |
B1 |
6226708 |
McGoldrick et al. |
May 2001 |
B1 |
Foreign Referenced Citations (2)
Number |
Date |
Country |
62-099996 |
May 1987 |
JP |
9297996 |
Nov 1997 |
JP |
Non-Patent Literature Citations (1)
Entry |
“Flash Memory—Multi-Level Memory, US Makers Set About Technological Development Precedent and Bring to the Commercial Stage in 1995, Getting Over Reliability,” (with English translation). |
Continuations (3)
|
Number |
Date |
Country |
Parent |
10/011723 |
Dec 2001 |
US |
Child |
10/211342 |
|
US |
Parent |
09/539633 |
Mar 2000 |
US |
Child |
10/011723 |
|
US |
Parent |
09/250157 |
Feb 1999 |
US |
Child |
09/539633 |
|
US |