Claims
- 1. A memory verification circuit comprising:
- a plurality of programmable memory cells, each of the programmable memory cells having a source region and a drain region, a floating gate formed above the channel region and at least a part of the floating gate overlapping the channel region, and a control terminal capacitively coupling with the floating gate;
- a plurality of sense nodes;
- a plurality of selection transistors, each of the selection transistors being connected between the drain of the corresponding one of the programmable memory cells and a corresponding one of the sense nodes;
- a plurality of first P-channel transistors, each of the P-channel transistors being connected between a corresponding one of the plurality of sense nodes and a power supply node;
- a verification node;
- a second P-channel transistor connected between the power supply node and the verification node; and
- a plurality of series connected N-channel transistors forming a series connection, a gate electrode of each of the N-channel transistors being connected to a corresponding one of the sense nodes, one end of the series connection being connected to the verification node, and the other end of the series connection being connected to a ground terminal.
- 2. The memory verification circuit according to claim 1 wherein the selection transistors are of N-channel type.
- 3. The memory verification circuit according to claim 1 wherein the drain and the source of each of the selection transistors are of n type diffusion regions formed in a P-type semiconductor body.
- 4. The memory verification circuit according to claim 1 wherein each of the programmable memory cells further comprises a first insulating film interposed between the channel region and the floating gate.
- 5. The memory verification circuit according to claim 4 wherein each of the programmable memory cells further comprises a second insulating film interposed between the floating gate and the control terminal.
Priority Claims (6)
Number |
Date |
Country |
Kind |
3-354871 |
Dec 1991 |
JPX |
|
3-343200 |
Dec 1991 |
JPX |
|
4-086082 |
Mar 1992 |
JPX |
|
4-077946 |
Mar 1992 |
JPX |
|
4-105831 |
Mar 1992 |
JPX |
|
4-175693 |
Jul 1992 |
JPX |
|
Parent Case Info
This application is a divisional of application Ser. No. 08/784,927, filed Jan. 16, 1997, now U.S. Pat. No. 5,724,300, which is a continuation of application Ser. No. 08/576.564, filed Dec. 21, 1995, now U.S. Pat. No. 5,615,165, which is a continuation of application Ser. No. 08/326,281, filed Oct. 20, 1994, now U.S. Pat. No. 5,546,351, which is a continuation-in-part of application Ser. No. 07/992,653, filed Dec. 18, 1992, now U.S. Pat. No. 5,361,227.
US Referenced Citations (42)
Foreign Referenced Citations (7)
Number |
Date |
Country |
41 10 371 A |
Oct 1991 |
DEX |
62-188100 |
Aug 1987 |
JPX |
3-259499 |
Nov 1991 |
JPX |
4-82090 |
Mar 1992 |
JPX |
4-82091 |
Mar 1992 |
JPX |
2029145 |
Mar 1980 |
GBX |
WO 90 12400 A |
Oct 1990 |
WOX |
Non-Patent Literature Citations (2)
Entry |
M. Momodomi et al, A-Mb NAND EEPROM with Tight Programmed V.sub.t Distribution, IEEE Journal of Solid-State Circuits, vol. 26, No. 4, Apr. 1991, pp. 492-495. |
Patent Abstracts of Japan, vol. 14, No. 381, 16 Aug. 1990, p. 1093. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
784927 |
Jan 1997 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
576564 |
Dec 1995 |
|
Parent |
326281 |
Oct 1994 |
|
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
992653 |
Dec 1992 |
|